54LS164 Product Folder |
|---|
| |||
|---|---|---|---|
| General Description |
Features | Package & Models |
Samples & Pricing |
| Part Number | Package | Status | Models | Samples & Electronic Orders | Budgetary Pricing | Std Pack Size | Package Marking | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time | Qty | SPICE | IBIS | Qty | $US each | ||||
| JM38510/30605BCA | CERDIP | 14 | Status | Full production | N/A | N/A | | 50+ | $1.92 | rail of 25 | NS ZSSXXYYA> JM38510/30605BCA 27014 QS | |
| 6-8 weeks | 500 | |||||||||||
| JM38510/30605BDA | CERPACK | 14 | Status | Full production | N/A | N/A | | 50+ | $3.75 | rail of 19 | NSZSSXXYYA> JM38510/ 30605BDA 27014 QS | |
| 7-9 weeks | 500 | |||||||||||
| JD54LS164SCA | CERDIP | 14 | Status | Lifetime buy | N/A | N/A | rail of N/A | NS ZSSXXYYA> JM38510/30605SCA 27014 | ||||
| N/A | 0 | |||||||||||
| JD54LS164SDA | CERPACK | 14 | Status | Lifetime buy | N/A | N/A | rail of N/A | NSZSSXXYYA 27014 JM38510/ 30605SDA | ||||
| N/A | 0 | |||||||||||
These 8-bit shift registers feature gated serial inputs and an asynchronous clear. A low logic level at either input inhibits entry of the new data, and resets the first flip-flop to the low level at the next clock pulse, thus providing complete control over incoming data. A high logic level on either input enables the other input, which will then determine the state of the first flip-flop. Data at the serial inputs may be changed while the clock is high or low, but only information meeting the setup and hold time requirements will be entered. Clocking occurs on the low-to-high level transition of the clock input. All inputs are diode-clamped to minimize transmission-line effects. |
|
Website Guide About "Cookies" National is QS 9000 Certified Privacy/Security Statement Contact Us/Feedback Site Terms & Conditions of Use Copyright 2003© National Semiconductor Corporation |