HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

54LS164  Product Folder

SERIAL - IN, PARALLEL - OUT SHIFT REGISTER
General
Description
Features Package
& Models
Samples
& Pricing

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
JM38510/30605BCACERDIP14StatusFull productionN/AN/A 
Buy Now
50+$1.92rail
of
25
NS ZSSXXYYA>
JM38510/30605BCA
27014 QS
6-8 weeks500
JM38510/30605BDACERPACK14StatusFull productionN/AN/A 
Buy Now
50+$3.75rail
of
19
NSZSSXXYYA>
JM38510/
30605BDA
27014 QS
7-9 weeks500
JD54LS164SCACERDIP14StatusLifetime buyN/AN/A   rail
of
N/A
NS ZSSXXYYA>
JM38510/30605SCA
27014
N/A0
JD54LS164SDACERPACK14StatusLifetime buyN/AN/A   rail
of
N/A
NSZSSXXYYA
27014
JM38510/
30605SDA
N/A0

General Description

These 8-bit shift registers feature gated serial inputs and an asynchronous clear. A low logic level at either input inhibits entry of the new data, and resets the first flip-flop to the low level at the next clock pulse, thus providing complete control over incoming data. A high logic level on either input enables the other input, which will then determine the state of the first flip-flop. Data at the serial inputs may be changed while the clock is high or low, but only information meeting the setup and hold time requirements will be entered. Clocking occurs on the low-to-high level transition of the clock input. All inputs are diode-clamped to minimize transmission-line effects.

Features

  • Gated (enable/disable) serial inputs
  • Fully buffered clock and serial inputs
  • Asynchronous clear
  • Typical clock frequency 36 MHz
  • Typical power dissipation 80 mW
  • Alternate Military/Aerospace device (54LS164) is available. Contact a National Semiconductor Sales Office/Distributor for specifications.
[Information as of 15-Jan-2004]