54LS193 Product Folder |
|---|
| |||
|---|---|---|---|
| General Description |
Features | Package & Models |
Samples & Pricing |
| Part Number | Package | Status | Models | Samples & Electronic Orders | Budgetary Pricing | Std Pack Size | Package Marking | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time | Qty | SPICE | IBIS | Qty | $US each | ||||
| JM38510/31508BEA | CERDIP | 16 | Status | Full production | N/A | N/A | | 50+ | $1.95 | rail of 25 | NS ZSSXXYYA> JM38510/31508BEA 27014 QS | |
| 6-8 weeks | 500 | |||||||||||
| JM38510/31508BFA | CERPACK | 16 | Status | Full production | N/A | N/A | 50+ | $3.75 | rail of 19 | NSZSSXXYYA> JM38510/ 31508BFA 27014 QS | ||
| 8-10 weeks | 500 | |||||||||||
| JD54LS193SEA | CERDIP | 16 | Status | Lifetime buy | N/A | N/A | rail of N/A | NSZSSXXYYA> JM38510/31508SEA 27014 Q | ||||
| N/A | 0 | |||||||||||
| JD54LS193SFA | CERPACK | 16 | Status | Lifetime buy | N/A | N/A | rail of N/A | NSZSSXXYYA 27014 Q > JM38510/ 31508SFA | ||||
| 7 weeks | 0 | |||||||||||
This circuit is a synchronous up/down 4-bit binary counter. Synchronous operation is provided by having all flip-flops clocked simultaneously, so that the outputs change together when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters. The outputs of the four master-slave flip-flops are triggered by a low-to-high level transition of either count (clock) input. The direction of counting is determined by which count input is pulsed while the other count input is held high. The counter is fully programmable; that is, each output may be preset to either level by entering the desired data at the inputs while the load input is low. The output will change independently of the count pulses. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs. A clear input has been provided which, when taken to a high level, forces all outputs to the low level; independent of the count and load inputs. The clear, count, and load inputs are buffered to lower the drive requirements of clock drivers, etc., required for long words. These counters were designed to be cascaded without the need for external circuitry. Both borrow and carry outputs are available to cascade both the up and down counting functions. The borrow output produces a pulse equal in width to the count down input when the counter underflows. Similarly, the carry output produces a pulse equal in width to the count down input when an overflow condition exists. The counters can then be easily cascaded by feeding the borrow and carry outputs to the count down and count up inputs respectively of the succeeding counter. |
|
Website Guide About "Cookies" National is QS 9000 Certified Privacy/Security Statement Contact Us/Feedback Site Terms & Conditions of Use Copyright 2003© National Semiconductor Corporation |