54174 Product Folder | 
|---|
  | |||
|---|---|---|---|
| General Description  | 
Features | Datasheet | Package & Models  | 
Samples & Pricing  | 
| Title | Size in Kbytes | Date | View Online  | 
Download  | 
Receive via Email  | 
|---|---|---|---|---|---|
| DM54174 DM54175 54174 54175 Hex D Flip-Flop with Clear | 150 Kbytes | 9-Jan-98 | View Online | Download | Receive via Email | 
| 
 If you have trouble printing or viewing PDF file(s), see Printing Problems.  | 
| Part Number | Package | Status | Models | Samples & Electronic Orders  | Budgetary Pricing | Std Pack Size  | Package Marking  | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time  | Qty | SPICE | IBIS | Qty | $US each | ||||
| JM38510/01701BEA | CERDIP | 16 | Status | Full production | N/A | N/A |   | 50+ | $3.25 | rail of 25  | NS ZSSXXYYA> JM38510/01701BEA 27014 QS  | |
| 8-10 weeks | 500 | |||||||||||
| JM38510/01701BFA | CERPACK | 16 | Status | Full production | N/A | N/A |   | 50+ | $5.50 | rail of 19  | NSZSSXXYYA> JM38510/ 01701BFA 27014 QS  | |
| 8-10 weeks | 500 | |||||||||||
These positive-edge triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct clear input, and the quad (175) version features complementary outputs from each flip-flop. Information at the D inputs meeting the setup and hold time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output.  | 
  | 
Website Guide  About "Cookies"  National is QS 9000 Certified  Privacy/Security Statement  Contact Us/Feedback Site Terms & Conditions of Use  Copyright 2003© National Semiconductor Corporation  |