HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Military/Aerospace > Logic > ABT > 54ABT16500

54ABT16500  Product Folder

18-Bit Universal Bus Transceivers with TRI-STATE Outputs
General
Description
Features Datasheet Package
& Models
Samples
& Pricing

Parametric Table Parametric Table
Temperature Min (deg C) -55 
Temperature Max (deg C) 125 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
54ABT16500 18-Bit Universal Bus Transceivers with TRI-STATE Outputs 113 Kbytes 20-Jul-98 View Online Download Receive via Email
54ABT16500 Mil-Aero Datasheet MN54ABT16500-X 53 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
5962-9687001QXA
(54ABT16500W-QML)
CERPACK56StatusFull productionN/AN/A 50+$22.00rail
of
14
NSZSSXXYYA>
54ABT16500W-QML
5962-9687001QXA
13-15 weeks500

General Description

These 18-bit universal bus transceivers combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes.

Data flow in each direction is controlled by output-enable (OEAB and OEBA#), latch-enable (LEAB and LEBA), and clock (CLKAB# and CLKBA#) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB# is held at a high or low logic level. If LEAB is low, the A bus data is stored in the latch/flip-flop on the high-to-low transition of CLKAB#. Output-enable OEAB is active-high. When OEAB is high, the outputs are active. When OEAB is low, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B but uses OEBA#, LEBA, and CLKBA#. The output enables are complementary (OEAB is active high and OEBA# is active low).

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

Features

  • Combines D-Type latches and D-Type flip-flops for operation in transparent, latched, or clocked mode
  • Flow-through architecture optimizes PCB layout
  • Guaranteed latch-up protection
  • High impedance glitch free bus loading during entire power up and power down cycle
  • Non-destructive hot insertion capability
  • Standard Microcircuit Drawing (SMD) 5962-9687001
[Information as of 15-Jan-2004]