HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

54LS139  Product Folder

Dual 2-to-4 Line Decoder/Demultiplexer
General
Description
Features Datasheet Package
& Models
Samples
& Pricing

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
54LS138 DM54LS138 54LS139 DM54LS139 Decoders Demultiplexers 165 Kbytes 7-Jan-98 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
JM38510/30702BEACERDIP16StatusFull productionN/AN/A 
Buy Now
50+$2.00rail
of
25
NS ZSSXXYYA>
JM38510/30702BEA
27014 QS
6-8 weeks500
JM38510/30702BFACERPACK16StatusFull productionN/AN/A 50+$3.75rail
of
19
NSZSSXXYYA>
JM38510/
30702BFA
27014 QS
7-9 weeks500
JD54LS139SFACERPACK16StatusLifetime buyN/AN/A   rail
of
N/A
NSZSSXXYYA
27014 Q>
JM38510/
30702SFA
N/A0

General Description

These Schottky-clamped circuits are designed to be used in high-performance memory-decoding or data-routing applications, requiring very short propagation delay times. In high-performance memory systems these decoders can be used to minimize the effects of system decoding. When used with high-speed memories, the delay times of these decoders are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The LS138 decodes one-of-eight lines, based upon the conditions at the three binary select inputs and the three enable inputs. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented with no external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

The LS139 comprises two separate two-line-to-four-line decoders in a single package. The active-low enable input can be used as a data line in demultiplexing applications.

All of these decoders/demultiplexers feature fully buffered inputs, presenting only one normalized load to its driving circuit. All inputs are clamped with high-performance Schottky diodes to suppress line-ringing and simplify system design.

Features

  • Designed specifically for high speed:
    Memory decoders
    Data transmission systems
  • LS138 3-to-8-line decoders incorporates 3 enable inputs to simplify cascading and/or data reception
  • LS139 contains two fully independent 2-to-4-line decoders/demultiplexers
  • Schottky clamped for high performance
  • Typical propagation delay (3 levels of logic)
    LS138 21 ns
    LS139 21 ns
  • Typical power dissipation
    LS138 32 mW
    LS139 34 mW
  • Alternate Military/Aerospace devices (54LS138, 54LS139) are available. Contact a National Semiconductor Sales Office/Distributor for specifications.
[Information as of 15-Jan-2004]