HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

54LS175  Product Folder

Quad D Flip-Flop with Clear and Complementary Outputs
General
Description
Features Datasheet Package
& Models
Samples
& Pricing

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
54LS174 DM54LS174 54LS175 DM54LS175 Hex Quad D Flip-Flops with Clear 174 Kbytes 7-Jan-98 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
JM38510/30107BEACERDIP16StatusFull productionN/AN/A 
Buy Now
50+$2.00rail
of
25
NS ZSSXXYYA>
JM38510/30107BEA
27014 QS
6-8 weeks500
JM38510/30107BFACERPACK16StatusFull productionN/AN/A 
Buy Now
50+$3.75rail
of
19
NSZSSXXYYA>
JM38510/
30107BFA
27014 QS
7-9 weeks500
JM38510/30107SEACERDIP16StatusFull productionN/AN/A 50+$120.00rail
of
25
NSZSSXXYYA>
JM38510/30107SEA
27014 Q
N/A0
JM38510/30107SFACERPACK16StatusFull productionN/AN/A 50+$120.00rail
of
19
NSZSSXXYYA
27014 Q >
JM38510/
30107SFA
N/A0

General Description

These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct clear input, and the quad (175) versions feature complementary outputs from each flip-flop.

Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output.

Features

  • LS174 contains six flip-flops with single-rail outputs
  • LS175 contains four flip-flops with double-rail outputs
  • Buffered clock and direct clear inputs
  • Individual data input to each flip-flop
  • Applications include: Buffer/storage registers Shift registers Pattern generators
  • Typical clock frequency 40 MHz
  • Typical power dissipation per flip-flop 14 mW
  • Alternate Military/Aerospace device (54LS174, 54LS175) is available. Contact a National Semiconductor Sales Office/Distributor for specifications.
[Information as of 15-Jan-2004]