HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > Serial Digital Interface > CLC011

CLC011  Product Folder

Serial Digital Video Decoder
Generic P/N 011
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics
Design
Tools
Application
Notes

Parametric Table Parametric Table
Temperature Min (deg C) 0000000000.0000 
Temperature Max (deg C) 70 
Data Rate (Mbps) 360 
Supply Voltage (Volt)
OtherSupply Voltage 5V or -5.2V 
Supply Current (mA) 44 
OtherSupply Current Undefined 
Output Swing (Volt)
Power Dissipation (Watt) .5250 
Jitter (ps) 50 
Rise/Fall Times (ps) 2000 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
CLC011 Serial Digital Video Decoder 377 Kbytes 12-Aug-02 View Online Download Receive via Email
CLC011 Serial Digital Video Decoder (JAPANESE)
169 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
CLC011BCQPLCC28StatusFull productionN/AN/ASamples
Buy Now
1K+$7.42rail
of
35
NSUZXYYTT
CLC011BCQ
3-6 weeks3000

Obsolete Parts

Obsolete PartAlternate Part or SupplierSourceLast Time Buy Date
CLC011ACQ
NONE
NONE
12/06/2000
CLC011PCASM
GS9000
GENNUM
09/03/2002

General Description

National's Comlinear CLC011, Serial Digital Video Decoder, decodes and descrambles SMPTE 259M standard Serial Digital Video datastreams with serial clock into 10-bit parallel words and a corresponding word-rate clock. SMPTE 259M standard parallel data is encoded and scrambled using a 9-bit shift register and is also converted from NRZ to NRZI. The CLC011 restores the original parallel data by reversing the encoding process. The CLC011 also extracts timing information embedded in the SDV data. These reserved code words, known as Timing Reference Signals (TRS), indicate the start and end of each active video line. By decoding the TRS, the CLC011 correctly identifies the word boundaries of the encoded input data. Detection of the TRS reserved codes is indicated by low-true signals at the TRS and End of Active Video (EAV) outputs.

The CLC011's design using current-mode logic (CML) reduces noise injection into the power supply thereby easing board layout and interfacing. The CMOS compatible outputs, which feature controlled rise and fall times, may be set for either 3.3V or 5V swings with the VDP and VCP inputs.

The CLC011 Serial Digital Video Decoder, CLC014 Adaptive Cable Equalizer and the CLC016 Data Retiming PLL combine to provide a complete Serial Digital Video receiver system.

The CLC011 is packaged in a 28-pin PLCC.

Features

  • Data decoding and deserializing
  • CLC011B operates to 360Mbps
  • Low noise injection to power supplies
  • Single +5V or -5.2V supply operation
  • Output levels programmable for interface to 5V or 3.3V logic
  • Low power
  • Low cost

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
CLC011BCQABIC41200033407500005212054006

For more information on Reliablitity Metrics, please click here.


Design Tools

TitleSize in KbytesDate
View Online

Download

Receive via Email
SD901EVK evaluation kit 2 Kbytes 28-Jul-2003 View    

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]