 
 Products >
Analog - Interface >
Serial Digital Interface >
CLC011
 Products >
Analog - Interface >
Serial Digital Interface >
CLC011| CLC011 Product Folder | 
|---|
| 
 | |||
|---|---|---|---|
| General Description | Features | Datasheet | Package & Models | Samples & Pricing | Reliability Metrics | Design Tools | Application Notes | 
| 
 | 
| Title | Size in Kbytes | Date |  View Online |  Download |  Receive via Email | 
|---|---|---|---|---|---|
| CLC011 Serial Digital Video Decoder | 377 Kbytes | 12-Aug-02 | View Online | Download | Receive via Email | 
| CLC011 Serial Digital Video Decoder (JAPANESE)  | 169 Kbytes |  |  |  | 
| If you have trouble printing or viewing PDF file(s), see Printing Problems. | 
| Part Number | Package | Status | Models | Samples & Electronic Orders | Budgetary Pricing | Std Pack Size | Package Marking | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time | Qty | SPICE | IBIS | Qty | $US each | ||||
| CLC011BCQ | PLCC | 28 | Status | Full production | N/A | N/A |    | 1K+ | $7.42 | rail of 35 | NSUZXYYTT CLC011BCQ | |
| 3-6 weeks | 3000 | |||||||||||
| Obsolete Part | Alternate Part or Supplier | Source | Last Time Buy Date | 
|---|---|---|---|
| CLC011ACQ | NONE | NONE | 12/06/2000 | 
| CLC011PCASM | GS9000 | GENNUM | 09/03/2002 | 
| National's Comlinear CLC011, Serial Digital Video Decoder, decodes and descrambles SMPTE 259M standard Serial Digital Video datastreams with serial clock into 10-bit parallel words and a corresponding word-rate clock. SMPTE 259M standard parallel data is encoded and scrambled using a 9-bit shift register and is also converted from NRZ to NRZI. The CLC011 restores the original parallel data by reversing the encoding process. The CLC011 also extracts timing information embedded in the SDV data. These reserved code words, known as Timing Reference Signals (TRS), indicate the start and end of each active video line. By decoding the TRS, the CLC011 correctly identifies the word boundaries of the encoded input data. Detection of the TRS reserved codes is indicated by low-true signals at the TRS and End of Active Video (EAV) outputs. The CLC011's design using current-mode logic (CML) reduces noise injection into the power supply thereby easing board layout and interfacing. The CMOS compatible outputs, which feature controlled rise and fall times, may be set for either 3.3V or 5V swings with the VDP and VCP inputs. The CLC011 Serial Digital Video Decoder, CLC014 Adaptive Cable Equalizer and the CLC016 Data Retiming PLL combine to provide a complete Serial Digital Video receiver system. The CLC011 is packaged in a 28-pin PLCC. | 
| 
 | 
| Part Number | Process | Early Failure Rate - Rejects | Sample Size (EFR) | PPM * | Rel. Rejects | Device Hours | Long Term Failure Rates (FITS) | MTTF | 
|---|---|---|---|---|---|---|---|---|
| CLC011BCQ | ABIC | 4 | 12000 | 334 | 0 | 750000 | 5 | 212054006 | 
| Title | Size in Kbytes | Date |  View Online |  Download |  Receive via Email | 
|---|---|---|---|---|---|
| SD901EVK evaluation kit | 2 Kbytes | 28-Jul-2003 | View | 
| If you have trouble printing or viewing PDF file(s), see Printing Problems. | 
| Title | Size in Kbytes | Date |  View Online |  Download |  Receive via Email | 
|---|
| If you have trouble printing or viewing PDF file(s), see Printing Problems. | 
|  | 
| Website Guide  About "Cookies"  National is QS 9000 Certified  Privacy/Security Statement  Contact Us/Feedback Site Terms & Conditions of Use  Copyright 2003© National Semiconductor Corporation |