HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Wireless Base Station > Hardwired DSP > CLC5903

CLC5903  Product Folder

Dual Digital Tuner/AGC
Generic P/N 5903
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Application
Notes

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
CLC5903 Dual Digital Tuner AGC 551 Kbytes 22-Apr-02 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
CLC5903VLAPQFP128StatusFull productionN/AN/A 1K+$19.90tray
of
66
NSUZXYYTT
CLC5903VLA
12-13 weeks2000

General Description

The CLC5903 Dual Digital Tuner / AGC IC is a two channel digital downconverter(DDC) with integrated automatic gain control (AGC). The CLC5903 is a keycomponent in the Enhanced Diversity Receiver Chipset (EDRCS) which includesone CLC5903 Dual Digital Tuner / AGC, two CLC5957 12-bit analog-to-digital converters (ADCs), and two CLC5526 digitally controlled variable gain amplifiers (DVGAs). This system allows direct IF sampling of signals up to 300MHz for enhanced receiver performance and reduced system costs.

The CLC5903 is an enhanced replacement for the CLC5902 in the Diversity Receiver Chipset (DRCS). The main improvements relative to the CLC5902 are a 50% increase in maximum sample rate from 52MHz to 78MHz, a 62% reduction in power consumption from 760mW to 290mW, and the added flexibility to independently program filter coefficients in the two channels.

The CLC5903 offers high dynamic range digital tuning and filtering basedon hard-wired digital signal processing (DSP) technology. Each channel has independent tuning, phase offset, filter coefficients, and gain settings. Channel filtering is performed by a series of three filters. The first is a 4-stage Cascaded Integrator Comb (CIC) filter with a programmable decimation ratio from 8 to 2048. Next there are two symmetric FIR filters, a 21-tap and a 63-tap, both with independent programmable coefficients. The first FIR filter decimates the data by 2, the second FIR decimatesby either 2 or 4. Channel filter bandwidth at 52MSPS ranges from ±650kHz down to ±1.3kHz. At 78MSPS, the maximum bandwidth increases to ±975kHz.

The CLC5903Ęs AGC controller monitors the ADC output and controls the ADC input signal level by adjusting the DVGA setting. AGC threshold, deadband+hysteresis, and the loop time constant are user defined. Total dynamic range of greater than 120dB full-scale signal to noise in a 200kHz bandwidth can be achieved with the Diversity Receiver Chipset.

Features

  • 78MSPS Operation
  • Low Power, 145mW/channel, 52MHz, Dec=192
  • Two Independent Channels with 14-bit inputs
  • Serial Daisy-chain Mode for quad receivers
  • Greater than 100dB image rejection
  • Greater than 100dB spurious free dynamic range
  • 0.02Hz tuning resolution
  • User Programmable AGC with enhanced Power Detector
  • Channel Filters include a Fourth Order CIC followed by 21-tap and 63-tap Symmetric FIRs
  • FIR filters process 21-bit Data with 16-bit Programmable Coefficients
  • Two independent FIR coefficient memories which can be routed to either or both channels.
  • Flexible output formats include 12-bit Floating Point or 8, 16, 24, and 32 bit Fixed Point
  • Serial and Parallel output ports
  • JTAG Boundary Scan
  • 8-bit Microprocessor Interface
  • 128-pin PQFP
  • 100% Software compatible with the CLC5902
  • Pin compatible with the CLC5902 except for VDD voltage

Applications

Applications

  • Cellular Basestations
  • Satellite Receivers
  • Wireless Local Loop Receivers
  • Digital Communications

Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email
CLC-EDRCS-PCASM: CLC-EDRCS-PCASM EDRCS Evaluation Board User's Guide 2275 Kbytes 12-Oct-01 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]