HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Military/Aerospace > Logic > Low Power Schottky > DM54LS161A

DM54LS161A  Product Folder

Synchronous 4-Bit Binary Counter with Asynchronous Clear
Generic P/N 54LS161A
General
Description
Features Datasheet Package
& Models
Samples
& Pricing

Parametric Table Parametric Table
Temperature Min (deg C) -55 
Temperature Max (deg C) 125 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
54LS161A DM54LS161A 54LS163A DM54LS163A Synchronous 4-Bit Binary Counters 210 Kbytes 7-Jan-98 View Online Download Receive via Email
DM54LS161A Mil-Aero Datasheet MNDM54LS161A-X 140 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DM54LS161AW/883CERPACK16StatusFull productionN/AN/A 
Buy Now
50+$4.00rail
of
19
NSZSSXXYYA>
DM54LS161AW
/883QL
7-9 weeks500
DM54LS161AJ-MLSCERDIP16StatusLifetime buyN/AN/A   rail
of
N/A
NSZSSXXYYA>
DM54LS
161AJ-MLS
N/A0
DM54LS161AW-MLSCERPACK16StatusLifetime buyN/AN/A   rail
of
N/A
NSZSSXXYYA>
DM54LS161AW
-MLS
N/A0

Obsolete Parts

Obsolete PartAlternate Part or SupplierSourceLast Time Buy Date
DM54LS161AE/883
JD54LS161B2A
NATIONAL SEMICONDUCTOR
06/08/99
DM54LS161AJ-MLS
DM54LS161AJ-MLS
NATIONAL SEMICONDUCTOR
06/02/2004
DM54LS161AJ/883
GD54LS161A
GOLDSTAR
12/07/99
DM54LS161AJ/883
SN54LS161A
TEXAS INSTRUMENTS
12/07/99
DM54LS161AW-MLS
JD54F161SFA
NATIONAL SEMICONDUCTOR
06/02/2004

General Description

These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The LS161A and LS163A are 4-bit binary counters. The carry output is decoded by means of a NOR gate, thus preventing spikes during the normal counting mode of operation. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable inputs and internal gating. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform.

These counters are fully programmable; that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable input. The clear function for the LS161A is asynchronous; and a low level at the clear input sets all four of the flip-flop outputs low, regardless of the levels of clock, load, or enable inputs. The clear function for the LS163A is synchronous; and a low level at the clear inputs sets all four of the flip-flop outputs low after the next clock pulse, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily, as decoding the maximum count desired can be accomplished with one external NAND gate. The gate output is connected to the clear input to synchronously clear the counter to all low outputs.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable inputs and a ripple carry output.

Both count-enable inputs (P and T) must be high to count, and input T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produce a high-level output pulse with a duration approximately equal to the high-level portion of the QA output. This high-level overflow ripple carry pulse can be used to enable successive cascaded stages. High-to-low level transitions at the enable P or T inputs may occur, regardless of the logic level of the clock.

These counters feature a fully independent clock circuit. Changes made to control inputs (enable P or T or load) that will modify the operating mode have no effect until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) will be dictated solely by the conditions meeting the stable set-up and hold times.

Features

  • Synchronously programmable
  • Internal look-ahead for fast counting
  • Carry output for n-bit cascading
  • Synchronous counting
  • Load control line
  • Diode-clamped inputs
  • Typical propagation time, clock to Q output 14 ns
  • Typical clock frequency 32 MHz
  • Typical power dissipation 93 mW
  • Alternate Military/Aerospace device (54LS161, 54LS163) is available. Contact a National Semiconductor Sales Office/Distributor for specificaitons.
[Information as of 15-Jan-2004]