HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Military/Aerospace > Logic > Low Power Schottky > DM54LS175

DM54LS175  Product Folder

Quad D Flip-Flop with Clear and Complementary Outputs
Generic P/N 54LS175
General
Description
Features Datasheet Package
& Models
Samples
& Pricing

Parametric Table Parametric Table
Temperature Min (deg C) -55 
Temperature Max (deg C) 125 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
54LS174 DM54LS174 54LS175 DM54LS175 Hex Quad D Flip-Flops with Clear 174 Kbytes 7-Jan-98 View Online Download Receive via Email
DM54LS175 Mil-Aero Datasheet MNDM54LS175-X 14 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DM54LS175W/883CERPACK16StatusFull productionN/AN/A 50+$5.60rail
of
19
NSZSSXXYYA>
DM54LS175W
/883QL
7-9 weeks500

Obsolete Parts

Obsolete PartAlternate Part or SupplierSourceLast Time Buy Date
DM54LS175E/883
DM54LS175J/883
NATIONAL SEMICONDUCTOR
09/08/98
DM54LS175J/883
GD54LS175
GOLDSTAR
12/07/99
DM54LS175J/883
SL54LS175
LANSDALE
12/07/99
DM54LS175W-MLS
54F175FM-MLS
NATIONAL SEMICONDUCTOR
09/08/98

General Description

These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct clear input, and the quad (175) versions feature complementary outputs from each flip-flop.

Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output.

Features

  • LS174 contains six flip-flops with single-rail outputs
  • LS175 contains four flip-flops with double-rail outputs
  • Buffered clock and direct clear inputs
  • Individual data input to each flip-flop
  • Applications include: Buffer/storage registers Shift registers Pattern generators
  • Typical clock frequency 40 MHz
  • Typical power dissipation per flip-flop 14 mW
  • Alternate Military/Aerospace device (54LS174, 54LS175) is available. Contact a National Semiconductor Sales Office/Distributor for specifications.
[Information as of 15-Jan-2004]