HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Flat Panel Display > Flat Panel Display Link > DS90CF581

DS90CF581  Product Folder

LVDS Transmitter 24-Bit Color Flat Panel Display (FPD) Link
  

See Also:
  
DS90C383A - 3V supply
Generic P/N 90CF581
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics

Parametric Table Parametric Table
Temperature Min (deg C) -10 
Temperature Max (deg C) 70 
Supply Voltage (Volt)
Pixel Clock Rate (MHz) 40 
Graphic Bits (bit)
DisplayType FPD 
Strobe Edge Falling 
Function Transmitter 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90CF581 LVDS Transmitter 24-Bit Color Flat Panel Display (FPD) Link 203 Kbytes 12-Oct-98 View Online Download Receive via Email
DS90CF581 LVDS Transmitter 24-Bit Color Flat Panel Display (FPD) Link (JAPANESE)
299 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90CF581MTDTSSOP56StatusFull productionN/AN/ASamples
Buy Now
1K+$5.25rail
of
34
NSUZXYTT
DS90CF581MTD
BBBBB
3-10 weeks1000
DS90CF581MTDXTSSOP56StatusFull productionN/AN/A 1K+$5.25reel
of
1000
NSUZXYTT
DS90CF581MTD
BBBBB
3-10 weeks2000

General Description

The DS90CF581 transmitter converts 28 bits of CMOS/TTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. At a transmit clock frequency of 40 MHz, 24 bits of RGB data and 4 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY, CNTL) are transmitted at a rate of 280 Mbps per LVDS data channel. Using a 40 MHz clock, the data throughput is 140 Megabytes per second. This transmitter is intended to interface to any of the FPD Link receivers.

The chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

Features

  • Up to 140 Megabyte/sec Bandwidth
  • Narrow bus reduces cable size and cost
  • 290 mV swing LVDS devices for low EMI
  • Low power CMOS design
  • Power-down mode
  • PLL requires no external components
  • Low profile 56-lead TSSOP package
  • Falling edge data strobe
  • Compatible with TIA/EIA-644 LVDS standard

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90CF581MTDCS0801322200586013460009011224278
DS90CF581MTDXCS0801322200586013460009011224278

For more information on Reliablitity Metrics, please click here.


[Information as of 15-Jan-2004]