HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Channel Link > DS90CR283

DS90CR283  Product Folder

28-Bit Channel-Link - 66 MHz
  

See Also:
  
DS90CR285 - 3V supply
Generic P/N 90CR283
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics

Parametric Table Parametric Table
Temperature Min (deg C) -10 
Temperature Max (deg C) 70 
Supply Voltage (Volt)
OtherSupply Voltage
Data Rate (Mbps) 1848 
Operating Frequency (MHz) 66 
Compression Ratio 28:4 
Function Transmitter 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90CR283 DS90CR284 28-Bit Channel Link-66 MHz 274 Kbytes 16-Jul-01 View Online Download Receive via Email
DS90CR283 DS90CR284 28-Bit Channel Link-66 MHz (JAPANESE)
194 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90CR283MTDTSSOP56StatusFull productionN/AN/A24 Hour Samples
Buy Now
1K+$6.70rail
of
34
NSUZXYTT
DS90CR283MTD
BBBBB
3-5 weeks1000
DS90CR283MTDXTSSOP56StatusFull productionN/AN/A 
Buy Now
1K+$6.70reel
of
1000
NSUZXYTT
DS90CR283MTD
BBBBB
3-5 weeks3000
DS90CR283 MDCUnpackaged DieFull productionN/AN/ASamples  tray
of
N/A
-
N/A0

General Description

The DS90CR283 transmitter converts 28 bits of CMOS/TTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CR284 receiver converts the LVDS data streams back into 28 bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 28 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.848 Gbit/s (231 Mbytes/s).

The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 28-bit wide data bus and one clock, up to 58 conductors are required. With the Channel Link chipset as few as 11 conductors (4 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor.

The 28 CMOS/TTL inputs can support a variety of signal combinations. For example, 7 4-bit nibbles or 3 9-bit (byte + parity) and 1 control.

Features

  • 66 MHz clock support
  • Up to 231 Mbytes/s bandwidth
  • Low power CMOS design (< 610 mW)
  • Power Down mode (< 0.5 mW total)
  • Up to 1.848 Gbit/s data throughput
  • Narrow bus reduces cable size and cost
  • 290 mV swing LVDS devices for low EMI
  • PLL requires no external components
  • Low profile 56-lead TSSOP package
  • Rising edge data strobe
  • Compatible with TIA/EIA-644 LVDS Standard

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90CR283 MDCCS0801322200586013460009011224278
DS90CR283MTDCS0801322200586013460009011224278
DS90CR283MTDXCS0801322200586013460009011224278

For more information on Reliablitity Metrics, please click here.


[Information as of 15-Jan-2004]