DS90CR288A Product Folder |
|---|
| ||||||
|---|---|---|---|---|---|---|
| General Description |
Features | Datasheet | Package & Models |
Samples & Pricing |
Reliability Metrics |
|
| Title | Size in Kbytes | Date | View Online |
Download |
Receive via Email |
|---|---|---|---|---|---|
| DS90CR287 DS90CR288A +3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-85 MHz | 373 Kbytes | 31-May-02 | View Online | Download | Receive via Email |
| DS90CR287 DS90CR288A +3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-85 MHz (JAPANESE) |
224 Kbytes |
|
If you have trouble printing or viewing PDF file(s), see Printing Problems. |
| Part Number | Package | Status | Models | Samples & Electronic Orders | Budgetary Pricing | Std Pack Size | Package Marking | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time | Qty | SPICE | IBIS | Qty | $US each | ||||
| DS90CR288AMTD | TSSOP | 56 | Status | Full production | N/A | 90cr288a.ibs | 1K+ | $7.10 | rail of 34 | NSUZXYTT DS90CR288AMTD BBBBB | ||
| 3-6 weeks | 15000 | |||||||||||
| DS90CR288AMTDX | TSSOP | 56 | Status | Full production | N/A | N/A | 1K+ | $7.10 | reel of 1000 | NSUZXYTT DS90CR288AMTD BBBBB | ||
| 3-5 weeks | 3000 | |||||||||||
| DS90CR288ASLC | FBGA | 64 | Status | Full production | N/A | N/A | 1K+ | $7.10 | tray of 360 | NSUZXYTT DS90CR288A SLC BBBBB | ||
| 3-6 weeks | 1000 | |||||||||||
| DS90CR288ASLCX | FBGA | 64 | Status | Full production | N/A | N/A | 1K+ | $7.10 | reel of 2000 | NSUZXYTT DS90CR288A SLC BBBBB | ||
| 3-6 weeks | 2000 | |||||||||||
The DS90CR287 transmitter converts 28 bits of LVCMOS/LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CR288A receiver converts the four LVDS data streams back into 28 bits of LVCMOS/LVTTL data. At a transmit clock frequency of 85 MHz, 28 bits of TTL data are transmitted at a rate of 595 Mbps per LVDS data channel. Using a 85 MHz clock, the data throughput is 2.38 Gbit/s (297.5 Mbytes/sec). Both devices are also offered in 64 ball, 0.8mm fine pitch ball grid array (FBGA) package which provides a 44% reduction in PCB footprint over the 56L TSSOP package. This chipset is an ideal means to solve EMI and cable size problems associated with wide, high-speed TTL interfaces. |
|
| Part Number | Process | Early Failure Rate - Rejects | Sample Size (EFR) | PPM * | Rel. Rejects | Device Hours | Long Term Failure Rates (FITS) | MTTF |
|---|---|---|---|---|---|---|---|---|
| DS90CR288AMTD | CMOS7 | 2 | 14200 | 141 | 0 | 800000 | 5 | 226190940 |
| DS90CR288AMTDX | CMOS7 | 2 | 14200 | 141 | 0 | 800000 | 5 | 226190940 |
| DS90CR288ASLC | CMOS7 | 2 | 14200 | 141 | 0 | 800000 | 5 | 226190940 |
| DS90CR288ASLCX | CMOS7 | 2 | 14200 | 141 | 0 | 800000 | 5 | 226190940 |
Website Guide About "Cookies" National is QS 9000 Certified Privacy/Security Statement Contact Us/Feedback Site Terms & Conditions of Use Copyright 2003© National Semiconductor Corporation |