HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Channel Link > DS90CR288A

DS90CR288A  Product Folder

+3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link Receiver - 85 MHz
  
Generic P/N 90CR288A
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics

Parametric Table Parametric Table
Temperature Min (deg C) -10 
Temperature Max (deg C) 70 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage
Data Rate (Mbps) 2380 
Operating Frequency (MHz) 85 
Compression Ratio 4:28 
Function Receiver 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90CR287 DS90CR288A +3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-85 MHz 373 Kbytes 31-May-02 View Online Download Receive via Email
DS90CR287 DS90CR288A +3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link-85 MHz (JAPANESE)
224 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90CR288AMTDTSSOP56StatusFull productionN/A90cr288a.ibsSamples
Buy Now
1K+$7.10rail
of
34
NSUZXYTT
DS90CR288AMTD
BBBBB
3-6 weeks15000
DS90CR288AMTDXTSSOP56StatusFull productionN/AN/A 1K+$7.10reel
of
1000
NSUZXYTT
DS90CR288AMTD
BBBBB
3-5 weeks3000
DS90CR288ASLCFBGA64StatusFull productionN/AN/A24 Hour Samples
Buy Now
1K+$7.10tray
of
360
NSUZXYTT
DS90CR288A
SLC
BBBBB
3-6 weeks1000
DS90CR288ASLCXFBGA64StatusFull productionN/AN/A 1K+$7.10reel
of
2000
NSUZXYTT
DS90CR288A
SLC
BBBBB
3-6 weeks2000

General Description

The DS90CR287 transmitter converts 28 bits of LVCMOS/LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CR288A receiver converts the four LVDS data streams back into 28 bits of LVCMOS/LVTTL data. At a transmit clock frequency of 85 MHz, 28 bits of TTL data are transmitted at a rate of 595 Mbps per LVDS data channel. Using a 85 MHz clock, the data throughput is 2.38 Gbit/s (297.5 Mbytes/sec). Both devices are also offered in 64 ball, 0.8mm fine pitch ball grid array (FBGA) package which provides a 44% reduction in PCB footprint over the 56L TSSOP package.

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high-speed TTL interfaces.

Features

  • 20 to 85 MHz shift clock support
  • 50% duty cycle on receiver output clock
  • 2.5 / 0 ns Set & Hold Times on TxINPUTs
  • Low power consumption
  • ±1V common-mode range (around +1.2V)
  • Narrow bus reduces cable size and cost
  • Up to 2.38 Gbps throughput
  • Up to 297.5 Mbytes/sec bandwidth
  • 345 mV (typ) swing LVDS devices for low EMI
  • PLL requires no external components
  • Rising edge data strobe
  • Compatible with TIA/EIA-644 LVDS standard
  • Low profile 56-lead TSSOP package
  • Both devices are also available in 64 ball, 0.8mm fine pitch ball grid array (FBGA) package

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90CR288AMTDCMOS721420014108000005226190940
DS90CR288AMTDXCMOS721420014108000005226190940
DS90CR288ASLCCMOS721420014108000005226190940
DS90CR288ASLCXCMOS721420014108000005226190940

For more information on Reliablitity Metrics, please click here.


[Information as of 15-Jan-2004]