DS90CR211 Product Folder |
|---|
| |||||||||
|---|---|---|---|---|---|---|---|---|---|
| General Description |
Features | Datasheet | Package & Models |
Samples & Pricing |
Reliability Metrics |
Application Notes |
|
| Title | Size in Kbytes | Date | View Online |
Download |
Receive via Email |
|---|---|---|---|---|---|
| DS90CR211 DS90CR212 21-Bit Channel Link | 255 Kbytes | 12-Oct-98 | View Online | Download | Receive via Email |
| DS90CR211 DS90CR212 21-Bit Channel Link (JAPANESE) |
444 Kbytes |
|
If you have trouble printing or viewing PDF file(s), see Printing Problems. |
| Part Number | Package | Status | Models | Samples & Electronic Orders | Budgetary Pricing | Std Pack Size | Package Marking | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time | Qty | SPICE | IBIS | Qty | $US each | ||||
| DS90CR211MTD | TSSOP | 48 | Status | Full production | N/A | N/A | 1K+ | $5.15 | rail of 38 | NSUZXYTT DS90CR211MTD BBBBB | ||
| 3-5 weeks | 1000 | |||||||||||
| DS90CR211MTDX | TSSOP | 48 | Status | Full production | N/A | N/A | | 1K+ | $5.15 | reel of 1000 | NSUZXYTT DS90CR211MTD BBBBB | |
| 3-5 weeks | 3000 | |||||||||||
| DS90CR211 MDC | Unpackaged Die | Full production | N/A | N/A | tray of N/A | - | ||||||
| N/A | 0 | |||||||||||
| DS90CR211 MWC | Wafer | Full production | N/A | N/A | wafer jar of N/A | - | ||||||
| N/A | 0 | |||||||||||
The DS90CR211 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR212 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 40 MHz, 21 bits of TTL data are transmitted at a rate of 280 Mbps per LVDS data channel. Using a 40 MHz clock, the data throughput is 840 Mbit/s(105 Mbyte/s). The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 21-bit wide data bus and one clock, up to 44 conductors are required. With the Channel Link chipset as few as 9 conductors (3 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, providing a system cost savings, reduces connector physical size, and reduces shielding requirements due to the cables smaller form factor. The 21 CMOS/TTL inputs can support a variety of signal combinations. For example, 5 4-bit nibbles plus 1 control, or 2 9-bit (byte + parity) and 3 control. |
|
| Part Number | Process | Early Failure Rate - Rejects | Sample Size (EFR) | PPM * | Rel. Rejects | Device Hours | Long Term Failure Rates (FITS) | MTTF |
|---|---|---|---|---|---|---|---|---|
| DS90CR211 MDC | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| DS90CR211 MWC | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| DS90CR211MTD | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| DS90CR211MTDX | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| Title | Size in Kbytes | Date | View Online |
Download |
Receive via Email |
|---|---|---|---|---|---|
| AN-1041: Application Note 1041 CHANNEL LINK Moving and Shaping Information In Point-To-Point Applications | 230 Kbytes | 5-Oct-98 | View Online | Download | Receive via Email |
|
If you have trouble printing or viewing PDF file(s), see Printing Problems. |
Website Guide About "Cookies" National is QS 9000 Certified Privacy/Security Statement Contact Us/Feedback Site Terms & Conditions of Use Copyright 2003© National Semiconductor Corporation |