HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Channel Link > DS90CR216

DS90CR216  Product Folder

+3.3V Rising Edge Data Strobe LVDS 21-Bit Channel Link - 66 MHz
  

See Also:
  
DS90CR216A - improved timing specs
Generic P/N 90CR216
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage Undefined 
Data Rate (Mbps) 1386 
Operating Frequency (MHz) 66 
Compression Ratio 3:21 
Function Receiver 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90CR215 DS90CR216 +3.3V Rising Edge Data Strobe LVDS 21-Bit Channel Link - 66 MHz 291 Kbytes 23-Mar-99 View Online Download Receive via Email
DS90CR215 DS90CR216 +3.3V Rising Edge Data Strobe LVDS 21-Bit Channel Link - 66 MHz (JAPANESE)
564 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90CR216MTDTSSOP48StatusFull productionN/A90cr216.ibsSamples
Buy Now
1K+$3.70rail
of
38
NS2ZXYTT
DS90CR216MTD
BBBBB
3-5 weeks3000
DS90CR216MTDXTSSOP48StatusFull productionN/AN/A 1K+$3.70reel
of
1000
NS2ZXYTT
DS90CR216MTD
BBBBB
4-6 weeks20000

General Description

The DS90CR215 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR216 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 21 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.386 Gbit/s (173 Mbytes/s).

The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 21-bit wide data and one clock, up to 44 conductors are required. With the Channel Link chipset as few as 9 conductors (3 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor.

The 21 CMOS/TTL inputs can support a variety of signal combinations. For example, five 4-bit nibbles plus 1 control, or two 9-bit (byte + parity) and 3 control.

Features

  • Single +3.3V supply
  • Chipset (Tx + Rx) power consumption <250 mW (typ)
  • Power-down mode (<0.5 mW total)
  • Up to 173 Megabytes/sec bandwidth
  • Up to 1.386 Gbps data throughput
  • Narrow bus reduces cable size
  • 290 mV swing LVDS devices for low EMI
  • +1V common mode range (around +1.2V)
  • PLL requires no external components
  • Low profile 48-lead TSSOP package
  • Rising edge data strobe
  • Compatible with TIA/EIA-644 LVDS standard
  • ESD Rating > 7 kV
  • Operating Temperature: -40°C to +85°C

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90CR216MTDCS3509200003000001284821603
DS90CR216MTDXCS3509200003000001284821603

For more information on Reliablitity Metrics, please click here.


[Information as of 15-Jan-2004]