HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Flat Panel Display > Flat Panel Display Link > DS90CR584

DS90CR584  Product Folder

LVDS 24-Bit Color Flat Panel Display (FPD) Link - 65 MHz
  

See Also:
  
DS90CF384A - 3V supply
Generic P/N 90CR584
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics

Parametric Table Parametric Table
Temperature Min (deg C) -10 
Temperature Max (deg C) 70 
Supply Voltage (Volt)
Pixel Clock Rate (MHz) 65 
Graphic Bits (bit)
DisplayType FPD 
Strobe Edge Rising 
Function Receiver 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90CR583 DS90CR584 LVDS 24-Bit Color Flat Panel Display (FPD) Link- 65 MHz 318 Kbytes 12-Oct-98 View Online Download Receive via Email
DS90CR583 DS90CR584 LVDS 24-Bit Color Flat Panel Display (FPD) Link- 65 MHz (JAPANESE)
437 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90CR584MTDTSSOP56StatusFull productionN/AN/ASamples
Buy Now
1K+$6.35rail
of
34
NSUZXYTT
DS90CR584MTD
BBBBB
3-5 weeks1000

Obsolete Parts

Obsolete PartAlternate Part or SupplierSourceLast Time Buy Date
DS90CR584MTD

NONE
12/04/2001
DS90CR584MTDX

NONE
12/04/2001

General Description

The DS90CR583 transmitter converts 28 bits of CMOS/TTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CR584 receiver converts the LVDS data streams back into 28 bits of CMOS/TTL data. At a transmit clock frequency of 65 MHz, 24 bits of RGB data and 4 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY, CONTROL) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughput is 227 Mbytes per second. These devices are offered with rising edge data strobes for convenient interface with a variety of graphics and LCD panel controllers.

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

Features

  • 20 to 65 MHz shift clk support
  • Up to 227 Mbytes/s bandwidth
  • Cable size is reduced to save cost
  • 290 mV swing LVDS devices for low EMI
  • Low power CMOS design (< 550 mW typ)
  • Power-down mode saves power (< 0.25 mW)
  • PLL requires no external components
  • Low profile 56-lead TSSOP package
  • Rising edge data strobe
  • Compatible with TIA/EIA-644 LVDS standard
  • Single pixel per clock XGA (1024 x 768)
  • Supports VGA, SVGA, XGA and higher
  • 1.8 Gbps throughput

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90CR584MTDCS0801322200586013460009011224278

For more information on Reliablitity Metrics, please click here.


[Information as of 15-Jan-2004]