DS90CR561 Product Folder |
|---|
| |||||||||
|---|---|---|---|---|---|---|---|---|---|
| General Description |
Features | Datasheet | Package & Models |
Samples & Pricing |
Reliability Metrics |
Application Notes |
|
| Title | Size in Kbytes | Date | View Online |
Download |
Receive via Email |
|---|---|---|---|---|---|
| DS90CR561 DS90CR562 LVDS 18-Bit Color Flat Panel Display (FPD) Link | 242 Kbytes | 16-Aug-00 | View Online | Download | Receive via Email |
| DS90CR561 DS90CR562 LVDS 18-Bit Color Flat Panel Display (FPD) Link (JAPANESE) |
434 Kbytes |
|
If you have trouble printing or viewing PDF file(s), see Printing Problems. |
| Part Number | Package | Status | Models | Samples & Electronic Orders | Budgetary Pricing | Std Pack Size | Package Marking | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time | Qty | SPICE | IBIS | Qty | $US each | ||||
| DS90CR561MTD | TSSOP | 48 | Status | Full production | N/A | N/A | 1K+ | $5.95 | rail of 38 | NSUZXYTT DS90CR561MTD BBBBB | ||
| 3-5 weeks | 1000 | |||||||||||
| DS90CR561MTDX | TSSOP | 48 | Status | Full production | N/A | N/A | 1K+ | $5.95 | reel of 1000 | NSUZXYTT DS90CR561MTD BBBBB | ||
| 3-5 weeks | 3000 | |||||||||||
| DS90CR561 MDC | Unpackaged Die | Full production | N/A | N/A | tray of N/A | - | ||||||
| N/A | 0 | |||||||||||
| DS90CR561 MWC | Wafer | Full production | N/A | N/A | wafer jar of N/A | - | ||||||
| N/A | 0 | |||||||||||
The DS90CR561 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR562 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 40 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 280 Mbps per LVDS data channel. Using a 40 MHz clock, the data throughput is 105 Megabytes per second. These devices are offered with rising edge data strobes for convenient interface with a variety of graphics and LCD panel controllers. This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces. |
|
| Part Number | Process | Early Failure Rate - Rejects | Sample Size (EFR) | PPM * | Rel. Rejects | Device Hours | Long Term Failure Rates (FITS) | MTTF |
|---|---|---|---|---|---|---|---|---|
| DS90CR561 MDC | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| DS90CR561 MWC | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| DS90CR561MTD | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| DS90CR561MTDX | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| Title | Size in Kbytes | Date | View Online |
Download |
Receive via Email |
|---|---|---|---|---|---|
| AN-1032: Application Note 1032 An Introduction to FPD Link | 80 Kbytes | 5-Oct-98 | View Online | Download | Receive via Email |
| Application Note 1032 An Introduction to FPD Link (JAPANESE) |
133 Kbytes |
|
If you have trouble printing or viewing PDF file(s), see Printing Problems. |
Website Guide About "Cookies" National is QS 9000 Certified Privacy/Security Statement Contact Us/Feedback Site Terms & Conditions of Use Copyright 2003© National Semiconductor Corporation |