HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Flat Panel Display > Flat Panel Display Link > DS90CR561

DS90CR561  Product Folder

LVDS 18-Bit Color Flat Panel Display (FPD) Link
  

See Also:
  
DS90C363A - 3V supply
Generic P/N 90CR561
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics
Application
Notes

Parametric Table Parametric Table
Temperature Min (deg C) -10 
Temperature Max (deg C) 70 
Supply Voltage (Volt)
Pixel Clock Rate (MHz) 40 
Graphic Bits (bit)
DisplayType FPD 
Strobe Edge Rising 
Function Transmitter 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90CR561 DS90CR562 LVDS 18-Bit Color Flat Panel Display (FPD) Link 242 Kbytes 16-Aug-00 View Online Download Receive via Email
DS90CR561 DS90CR562 LVDS 18-Bit Color Flat Panel Display (FPD) Link (JAPANESE)
434 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90CR561MTDTSSOP48StatusFull productionN/AN/ASamples
Buy Now
1K+$5.95rail
of
38
NSUZXYTT
DS90CR561MTD
BBBBB
3-5 weeks1000
DS90CR561MTDXTSSOP48StatusFull productionN/AN/A 1K+$5.95reel
of
1000
NSUZXYTT
DS90CR561MTD
BBBBB
3-5 weeks3000
DS90CR561 MDCUnpackaged DieFull productionN/AN/ASamples  tray
of
N/A
-
N/A0
DS90CR561 MWCWaferFull productionN/AN/A   wafer jar
of
N/A
-
N/A0

General Description

The DS90CR561 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CR562 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 40 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 280 Mbps per LVDS data channel. Using a 40 MHz clock, the data throughput is 105 Megabytes per second. These devices are offered with rising edge data strobes for convenient interface with a variety of graphics and LCD panel controllers.

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

Features

  • Up to 105 Megabyte/sec bandwidth
  • Narrow bus reduces cable size and cost
  • 290 mV swing LVDS devices for low EMI
  • Low power CMOS design
  • Power-down mode
  • PLL requires no external components
  • Low profile 48-lead TSSOP package
  • Rising edge data strobe
  • Compatible with TIA/EIA-644 LVDS standard

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90CR561 MDCCS0801322200586013460009011224278
DS90CR561 MWCCS0801322200586013460009011224278
DS90CR561MTDCS0801322200586013460009011224278
DS90CR561MTDXCS0801322200586013460009011224278

For more information on Reliablitity Metrics, please click here.


Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email
AN-1032: Application Note 1032 An Introduction to FPD Link 80 Kbytes 5-Oct-98 View Online Download Receive via Email
Application Note 1032 An Introduction to FPD Link (JAPANESE)
133 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]