HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Line Drivers, Receivers and Transceivers > DS90LV110T

DS90LV110T  Product Folder

1 to 10 LVDS Data/Clock Distributor
Generic P/N 90LV110T
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage
Drivers () 10 
Receivers ()
Data Rate (Mbps) 800 
Skew (ns) .0350 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90LV110T 1 to 10 LVDS Data Clock Distributor 468 Kbytes 16-Jul-01 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90LV110TMTCTSSOP28StatusFull productionN/Ads90lv110tmtc.ibs24 Hour Samples
Buy Now
1K+$6.00rail
of
48
NSUZXYTT
DS90LV
110TMTC
3-7 weeks2000
DS90LV110TMTCXTSSOP28StatusFull productionN/AN/A 1K+$6.00reel
of
2500
NSUZXYTT
DS90LV
110TMTC
3-7 weeks5000

General Description

DS90LV110 is a 1 to 10 data/clock distributor utilizing LVDS (Low Voltage Differential Signaling) technology for low power, high speed operation. Data paths are fully differential from input to output for low noise generation and low pulse width distortion. The design allows connection of 1 input to all 10 outputs. LVDS I/O enable high speed data transmission for point-to-point interconnects. This device can be used as a high speed differential 1 to 10 signal distribution / fanout replacing multi-drop bus applications for higher speed links with improved signal quality. It can also be used for clock distribution up to 400MHz.

The DS90LV110 accepts LVDS signal levels, LVPECL levels directly or PECL with attenuation networks.

The LVDS outputs can be put into TRI-STATE by use of the enable pin.

For more details, please refer to the Application Information section of this datasheet.

Features

  • Low jitter 800 Mbps fully differential data path
  • 145 ps (typ) of pk-pk jitter with PRBS = 223-1 data pattern at 800 Mbps
  • Single +3.3 V Supply
  • Less than 413 mW (typ) total power dissipation
  • Balanced output impedance
  • Output channel-to-channel skew is 35ps (typ)
  • Differential output voltage (VOD) is 320mV (typ) with 100 termination load.
  • LVDS receiver inputs accept LVPECL signals
  • Fast propagation delay of 2.8 ns (typ)
  • Receiver input threshold < ±100 mV
  • 28 lead TSSOP package
  • Conforms to ANSI/TIA/EIA-644 LVDS standard

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90LV110TMTCCMOS721420014108000005226190940
DS90LV110TMTCXCMOS721420014108000005226190940

For more information on Reliablitity Metrics, please click here.


[Information as of 15-Jan-2004]