HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Bus LVDS Tranceivers and Repeaters > DS92CK16

DS92CK16  Product Folder

3V BLVDS 1 to 6 Clock Buffer/Bus Transceiver
Generic P/N 92CK16
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics
Application
Notes

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage
Function Clock Transceiver 
Data Rate (Mbps) 125 
Drivers ()
Receivers ()

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS92CK16 3V BLVDS 1 to 6 Clock Buffer Bus Transceiver 165 Kbytes 16-Nov-99 View Online Download Receive via Email
DS92CK16 3V BLVDS 1 to 6 Clock Buffer Bus Transceiver (JAPANESE)
417 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS92CK16TMTCTSSOP24StatusFull productionN/A92ck16.ibs24 Hour Samples
Buy Now
1K+$2.99rail
of
61
NSUZXYTT
DS92CK16T
MTC
3-7 weeks1000
DS92CK16TMTCXTSSOP24StatusFull productionN/AN/A 1K+$2.99reel
of
2500
NSUZXYTT
DS92CK16T
MTC
8-10 weeks5000
DS92CK16 MWCWaferFull productionN/AN/A   wafer jar
of
N/A
-
N/A0
DS92CK16 MDCUnpackaged DieFull productionN/AN/A   tray
of
N/A
-
N/A0

General Description

The DS92CK16 1 to 6 Clock Buffer/Bus Transceiver is a one to six CMOS differential clock distribution device utilizing Bus Low Voltage Differential Signaling (BLVDS) technology. This clock distribution device is designed for applications requiring ultra low power dissipation, low noise, and high data rates. The BLVDS side is a transceiver with a separate channel acting as a return/source clock.

The DS92CK16 accepts BLVDS (300 mV typical) differential input levels, and translates them to 3V CMOS output levels. An output enable pin OE# , when high, forces all CLKOUT pins high.

The device can be used a source synchronous driver. The selection of the source driving is controlled by the CrdCLKIN and DE# pins. This device can be the master clock, driving the inputs of other clock I/O pins in a multipoint environment. Easy master/slave clock selection is achieved along a backplane.

Features

  • Master/Slave clock selection in a backplane application
  • 125 MHz operation (typical)
  • 100 ps duty cycle distortion (typical)
  • 50 ps channel to channel skew (typical)
  • 3.3V power supply design
  • Glitch-free power on at CLKI/O pins
  • Low Power design (20 mA @ 3.3V static)
  • Accepts small swing (300 mV typical) differential signal levels
  • Industrial temperature operating range (-40°C to +85°C)
  • Available in 24-pin TSSOP Packaging

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS92CK16 MDCCMOS721420014108000005226190940
DS92CK16 MWCCMOS721420014108000005226190940
DS92CK16TMTCCMOS721420014108000005226190940
DS92CK16TMTCXCMOS721420014108000005226190940

For more information on Reliablitity Metrics, please click here.


Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email
AN-1173: Application Note 1173 High Speed BUS LVDS Clock DistributionUsing the DS92CK16 Clock Distribution Device 175 Kbytes 29-Jan-02 View Online Download Receive via Email
AN-1194: Application Note 1194 Failsafe Biasing of LVDS Interfaces 57 Kbytes 6-Dec-01 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]