DS92CK16 Product Folder |
|---|
| |||
|---|---|---|---|
| General Description |
Features | Datasheet | Package & Models |
Samples & Pricing |
Reliability Metrics |
Application Notes |
|
| Title | Size in Kbytes | Date | View Online |
Download |
Receive via Email |
|---|---|---|---|---|---|
| DS92CK16 3V BLVDS 1 to 6 Clock Buffer Bus Transceiver | 165 Kbytes | 16-Nov-99 | View Online | Download | Receive via Email |
| DS92CK16 3V BLVDS 1 to 6 Clock Buffer Bus Transceiver (JAPANESE) |
417 Kbytes |
|
If you have trouble printing or viewing PDF file(s), see Printing Problems. |
| Part Number | Package | Status | Models | Samples & Electronic Orders | Budgetary Pricing | Std Pack Size | Package Marking | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time | Qty | SPICE | IBIS | Qty | $US each | ||||
| DS92CK16TMTC | TSSOP | 24 | Status | Full production | N/A | 92ck16.ibs | 1K+ | $2.99 | rail of 61 | NSUZXYTT DS92CK16T MTC | ||
| 3-7 weeks | 1000 | |||||||||||
| DS92CK16TMTCX | TSSOP | 24 | Status | Full production | N/A | N/A | 1K+ | $2.99 | reel of 2500 | NSUZXYTT DS92CK16T MTC | ||
| 8-10 weeks | 5000 | |||||||||||
| DS92CK16 MWC | Wafer | Full production | N/A | N/A | wafer jar of N/A | - | ||||||
| N/A | 0 | |||||||||||
| DS92CK16 MDC | Unpackaged Die | Full production | N/A | N/A | tray of N/A | - | ||||||
| N/A | 0 | |||||||||||
The DS92CK16 1 to 6 Clock Buffer/Bus Transceiver is a one to six CMOS differential clock distribution device utilizing Bus Low Voltage Differential Signaling (BLVDS) technology. This clock distribution device is designed for applications requiring ultra low power dissipation, low noise, and high data rates. The BLVDS side is a transceiver with a separate channel acting as a return/source clock. The DS92CK16 accepts BLVDS (300 mV typical) differential input levels, and translates them to 3V CMOS output levels. An output enable pin OE# , when high, forces all CLKOUT pins high. The device can be used a source synchronous driver. The selection of the source driving is controlled by the CrdCLKIN and DE# pins. This device can be the master clock, driving the inputs of other clock I/O pins in a multipoint environment. Easy master/slave clock selection is achieved along a backplane. |
|
| Part Number | Process | Early Failure Rate - Rejects | Sample Size (EFR) | PPM * | Rel. Rejects | Device Hours | Long Term Failure Rates (FITS) | MTTF |
|---|---|---|---|---|---|---|---|---|
| DS92CK16 MDC | CMOS7 | 2 | 14200 | 141 | 0 | 800000 | 5 | 226190940 |
| DS92CK16 MWC | CMOS7 | 2 | 14200 | 141 | 0 | 800000 | 5 | 226190940 |
| DS92CK16TMTC | CMOS7 | 2 | 14200 | 141 | 0 | 800000 | 5 | 226190940 |
| DS92CK16TMTCX | CMOS7 | 2 | 14200 | 141 | 0 | 800000 | 5 | 226190940 |
| Title | Size in Kbytes | Date | View Online |
Download |
Receive via Email |
|---|---|---|---|---|---|
| AN-1173: Application Note 1173 High Speed BUS LVDS Clock DistributionUsing the DS92CK16 Clock Distribution Device | 175 Kbytes | 29-Jan-02 | View Online | Download | Receive via Email |
| AN-1194: Application Note 1194 Failsafe Biasing of LVDS Interfaces | 57 Kbytes | 6-Dec-01 | View Online | Download | Receive via Email |
|
If you have trouble printing or viewing PDF file(s), see Printing Problems. |
Website Guide About "Cookies" National is QS 9000 Certified Privacy/Security Statement Contact Us/Feedback Site Terms & Conditions of Use Copyright 2003© National Semiconductor Corporation |