HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Bus LVDS Serializer / Deserializer Devices > DS92LV1021A

DS92LV1021A  Product Folder

16 MHz - 40 MHz 10-Bit Serializer
Generic P/N 92LV1021A
General
Description
Features Datasheet Package
& Models
Samples
& Pricing

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage
Function Serializer 
Data Rate (Mbps) 660 
Data Bits () 10 
Compression Ratio 10:1 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS92LV1021A 16-40 MHz 10 Bit Bus LVDS Serializer 209 Kbytes 29-Jan-03 View Online Download Receive via Email
DS92LV1021A 16-40 MHz 10 Bit Bus LVDS Serializer (JAPANESE)
440 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS92LV1021AMSASSOP-EIAJ28StatusFull productionN/Ads92lv1021amsa.ibsSamples1K+$5.00rail
of
47
NSUZXYTT
DS92LV1021A
MSA BBBBB
3-8 weeks5000
DS92LV1021AMSAXSSOP-EIAJ28StatusFull productionN/AN/A 1K+$5.00reel
of
2000
NSUZXYTT
DS92LV1021A
MSA BBBBB
3-8 weeks5000

General Description

The DS92LV1021A transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The DS92LV1021A can transmit data over backplanes or cable. The single differential pair data path makes PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously reduce cost. Since one output transmits both clock and data bits serially, it eliminates clock-to-data and data-to-data skew. The powerdown pin saves power by reducing supply current when the device is not being used. Upon power up of the Serializer, you can choose to activate synchronization mode or use one of National Semiconductor's Deserializers in the synchronization-to-random-data feature. By using the synchronization mode, the Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock guarantees a transition on the bus every 12-bit cycle. This eliminates transmission errors due to charged cable conditions. Furthermore, you may put the DS92LV1021A output pins into TRI-STATE® to achieve a high impedance state. The PLL can lock to frequencies between 16 MHz and 40 MHz.

Features

  • Guaranteed transition every data transfer cycle
  • Single differential pair eliminates multi-channel skew
  • Flow-through pinout for easy PCB layout
  • 400 Mbps serial Bus LVDS bandwidth (at 40 MHz clock)
  • 10-bit parallel interface for 1 byte data plus 2 control bits
  • Programmable edge trigger on clock
  • Bus LVDS serial output rated for 27 load
  • Small 28-lead SSOP package-MSA
[Information as of 15-Jan-2004]