DS92LV1021A Product Folder |
|---|
| |||
|---|---|---|---|
| General Description |
Features | Datasheet | Package & Models |
Samples & Pricing |
|
| Title | Size in Kbytes | Date | View Online |
Download |
Receive via Email |
|---|---|---|---|---|---|
| DS92LV1021A 16-40 MHz 10 Bit Bus LVDS Serializer | 209 Kbytes | 29-Jan-03 | View Online | Download | Receive via Email |
| DS92LV1021A 16-40 MHz 10 Bit Bus LVDS Serializer (JAPANESE) |
440 Kbytes |
|
If you have trouble printing or viewing PDF file(s), see Printing Problems. |
| Part Number | Package | Status | Models | Samples & Electronic Orders | Budgetary Pricing | Std Pack Size | Package Marking | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time | Qty | SPICE | IBIS | Qty | $US each | ||||
| DS92LV1021AMSA | SSOP-EIAJ | 28 | Status | Full production | N/A | ds92lv1021amsa.ibs | 1K+ | $5.00 | rail of 47 | NSUZXYTT DS92LV1021A MSA BBBBB | ||
| 3-8 weeks | 5000 | |||||||||||
| DS92LV1021AMSAX | SSOP-EIAJ | 28 | Status | Full production | N/A | N/A | 1K+ | $5.00 | reel of 2000 | NSUZXYTT DS92LV1021A MSA BBBBB | ||
| 3-8 weeks | 5000 | |||||||||||
The DS92LV1021A transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The DS92LV1021A can transmit data over backplanes or cable. The single differential pair data path makes PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously reduce cost. Since one output transmits both clock and data bits serially, it eliminates clock-to-data and data-to-data skew. The powerdown pin saves power by reducing supply current when the device is not being used. Upon power up of the Serializer, you can choose to activate synchronization mode or use one of National Semiconductor's Deserializers in the synchronization-to-random-data feature. By using the synchronization mode, the Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock guarantees a transition on the bus every 12-bit cycle. This eliminates transmission errors due to charged cable conditions. Furthermore, you may put the DS92LV1021A output pins into TRI-STATE® to achieve a high impedance state. The PLL can lock to frequencies between 16 MHz and 40 MHz. |
|
Website Guide About "Cookies" National is QS 9000 Certified Privacy/Security Statement Contact Us/Feedback Site Terms & Conditions of Use Copyright 2003© National Semiconductor Corporation |