HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > SCAN LVDS Circuits > SCAN92LV090

SCAN92LV090  Product Folder

9 Channel Bus LVDS Transceiver w/ Boundary SCAN
Generic P/N 92LV090
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage Undefined 
Function Transceiver 
Channels (Channels)
Data Rate (Mbps) 200 
Total Throughput (Mbps) 1800 
JTAG (IEEE1149.1) or BIST Yes 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
SCAN92LV090 9 Channel Bus LVDS Transceiver w Boundary SCAN 254 Kbytes 6-Apr-01 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
SCAN92LV090SLCFBGA64StatusFull productionN/AN/A 
Buy Now
1K+$9.75tray
of
360
NSUZXYTT
SCAN92LV090
SLC
6 weeks0
SCAN92LV090SLCXFBGA64StatusFull productionN/AN/A 1K+$9.75reel
of
2000
NSUZXYTT
SCAN92LV090
SLC
6 weeks0
SCAN92LV090VEHLQFP64StatusFull productionN/Ascan090.ibs 
Buy Now
1K+$9.75tray
of
160
NSUZXYYTT
SCAN92LV090
VEH
6-8 weeks2000
SCAN92LV090VEHXLQFP64StatusFull productionN/Ascan090.ibs 
Buy Now
1K+$9.75reel
of
1000
NSUZXYYTT
SCAN92LV090
VEH
6 weeks0

General Description

The SCAN92LV090A is one in a series of Bus LVDS transceivers designed specifically for the high speed, low power proprietary backplane or cable interfaces. The device operates from a single 3.3V power supply and includes nine differential line drivers and nine receivers. To minimize bus loading, the driver outputs and receiver inputs are internally connected. The separate I/O of the logic side allows for loop back support. The device also features a flow through pin out which allows easy PCB routing for short stubs between its pins and the connector.

The driver translates 3V TTL levels (single-ended) to differential Bus LVDS (BLVDS) output levels. This allows for high speed operation, while consuming minimal power with reduced EMI. In addition, the differential signaling provides common mode noise rejection of ±1V.

The receiver threshold is less than ±100 mV over a ±1V common mode range and translates the differential Bus LVDS to standard (TTL/CMOS) levels.

This device is compliant with IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture with the incorporation of the defined boundary-scan test logic and test access port consisting of Test Data Input (TDI), Test Data Out (TDO), Test Mode Select (TMS), Test Clock (TCK), and the optional Test Reset (TRST#).

Features

  • IEEE 1149.1 (JTAG) Compliant
  • Bus LVDS Signaling
  • Low power CMOS design
  • High Signaling Rate Capability (above 100 Mbps)
  • 0.1V to 2.3V Common Mode Range for VID = 200mV
  • ±100 mV Receiver Sensitivity
  • Supports open and terminated failsafe on port pins
  • 3.3V operation
  • Glitch free power up/down (Driver & Receiver disabled)
  • Light Bus Loading (5 pF typical) per Bus LVDS load
  • Designed for Double Termination Applications
  • Balanced Output Impedance
  • Product offered in 64 pin LQFP package and BGA package
  • High impedance Bus pins on power off (VCC = 0V)

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
SCAN92LV090SLCCMOS721420014108000005226190940
SCAN92LV090SLCXCMOS721420014108000005226190940
SCAN92LV090VEHCMOS721420014108000005226190940
SCAN92LV090VEHXCMOS721420014108000005226190940

For more information on Reliablitity Metrics, please click here.


[Information as of 15-Jan-2004]