HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Military/Aerospace > Logic > FCT > 54FCT273

54FCT273  Product Folder

Octal D-Type Flip-Flop
General
Description
Features Datasheet Package
& Models
Samples
& Pricing

Parametric Table Parametric Table
Temperature Min (deg C) -55 
Temperature Max (deg C) 125 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
54FCT273 Octal D-Type Flip-Flop 144 Kbytes 24-Aug-98 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
5962-87656012A
(54FCT273LMQB)
LCC20StatusFull productionN/AN/A 
Buy Now
50+$8.60rail
of
50
NSZSSXXYYA
54FCT273
LMQB /QL>
5962-
87656012A
7-8 weeks500
5962-8765601RA
(54FCT273DMQB)
CERDIP20StatusFull productionN/AN/A 
Buy Now
50+$5.50rail
of
20
NSZSSXXYYA>
54FCT273DMQB /QL
5962-8765601RA
6-8 weeks500
5962-8765601SA
(54FCT273FMQB)
CERPACK20StatusFull productionN/AN/A 50+$8.60rail
of
19
NSZSSXXYYA>
54FCT273FMQB
QL 5962-
8765601SA
7-8 weeks500

General Description

The 'FCT273 has eight edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset (MR#) inputs load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's Q output.

All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the MR# input. The device is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements.

Features

  • Eight edge-triggered D flip-flops
  • Buffered common clock
  • Buffered, asynchronous Master Reset
  • See 'FCT377 for clock enable version
  • See 'FCT373 for transparent latch version
  • See 'FCT374 for TRI-STATE version
  • Output sink capability of 32 mA, source capability of 12 mA
  • TTL input and output level compatible
  • CMOS power consumption
  • Standard Microcircuit Drawing (SMD) 5962-8765601
[Information as of 15-Jan-2004]