HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Flat Panel Display > Flat Panel Display Link > DS90CF364

DS90CF364  Product Folder

+3.3V LVDS Receiver 18-Bit Flat Panel Display (FPD) Link-65 MHz
  

See Also:
  
DS90CF364A - improved timing specs
Generic P/N 90CF364
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics
Application
Notes

Parametric Table Parametric Table
Temperature Min (deg C) -10 
Temperature Max (deg C) 70 
Supply Voltage (Volt) 3.30 
Pixel Clock Rate (MHz) 65 
Graphic Bits (bit)
DisplayType FPD 
Strobe Edge Falling 
Function Receiver 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90C363 DS90CF364 +3.3V Programmable LVDS Transmitter 18-Bit Flat Panel Display (FPD) Link-65 MHz, +3.3V LVDS Receiver 18-Bit Flat Panel Display (FPD) Link-65 MHz 285 Kbytes 14-Sep-99 View Online Download Receive via Email
DS90C363 DS90CF364 +3.3V Programmable LVDS Transmitter 18-Bit Flat Panel Display (FPD) Link-65 MHz, +3.3V LVDS Receiver 18-Bit Flat Panel Display (FPD) Link-65 MHz (JAPANESE)
351 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90CF364MTDTSSOP48StatusFull productionN/AN/A24 Hour Samples
Buy Now
1K+$3.50rail
of
38
NS2ZXYTT
DS90CF364MTD
BBBBB
4-5 weeks5000
DS90CF364MTDXTSSOP48StatusFull productionN/AN/A 
Buy Now
1K+$3.50reel
of
1000
NS2ZXYTT
DS90CF364MTD
BBBBB
4-5 weeks12000

General Description

The DS90C363 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CF364 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 65 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughputs is 170 Mbytes/sec. The Transmitter is offered with programmable edge data strobes for convenient interface with a variety of graphics controllers. The Transmitter can be programmed for Rising edge strobe or Falling edge strobe through a dedicated pin. A Rising edge Transmitter will inter-operate with a Falling edge Receiver (DS90CF364) without any translation logic.

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

Features

  • 20 to 65 MHz shift clock support
  • Programmable Transmitter (DS90C363) strobe select (Rising or Falling edge strobe)
  • Single 3.3V supply
  • Chipset (Tx + Rx) power consumption < 250 mW (typ)
  • Power-down mode (< 0.5 mW total)
  • Single pixel per clock XGA (1024×768) ready
  • Supports VGA, SVGA, XGA and higher addressability.
  • Up to 170 Megabyte/sec bandwidth
  • Up to 1.3 Gbps throughput
  • Narrow bus reduces cable size and cost
  • 290 mV swing LVDS devices for low EMI
  • PLL requires no external components
  • Low profile 48-lead TSSOP package
  • Falling edge data strobe Receiver
  • Compatible with TIA/EIA-644 LVDS standard
  • ESD rating > 7 kV
  • Operating Temperature: -40°C to +85°C

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90CF364MTDCS3509200003000001284821603
DS90CF364MTDXCS3509200003000001284821603

For more information on Reliablitity Metrics, please click here.


Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email
AN-1085: Application Note 1085 FPD-Link PCB and Interconnect Design-In Guidelines 304 Kbytes 24-Jun-99 View Online Download Receive via Email
Application Note 1085 FPD-Link PCB and Interconnect Design-In Guidelines (JAPANESE)
192 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]