HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Flat Panel Display > Flat Panel Display Link > DS90CF364A

DS90CF364A  Product Folder

+3.3V LVDS Receiver 18-Bit Flat Panel Display (FPD) Link-65 MHz
  

See Also:
  
DS90CF366 - 85 MHz transmit clock frequency
Generic P/N 90CF364A
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics

Parametric Table Parametric Table
Temperature Min (deg C) -10 
Temperature Max (deg C) 70 
Supply Voltage (Volt) 3.30 
Pixel Clock Rate (MHz) 65 
Graphic Bits (bit)
DisplayType FPD 
Strobe Edge Falling 
Function Receiver 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90CF384A DS90CF364A +3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz, +3.3V LVDS Receiver 18-Bit Flat Panel Display (FPD) Link-65 MHz 338 Kbytes 20-Nov-00 View Online Download Receive via Email
DS90CF384A DS90CF364A +3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz, +3.3V LVDS Receiver 18-Bit Flat Panel Display (FPD) Link-65 MHz (JAPANESE)
196 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90CF364AMTDTSSOP48StatusFull productionN/AN/A24 Hour Samples
Buy Now
1K+$3.50rail
of
38
NS2ZXYTT
DS90CF364AMTD
BBBBB
3-9 weeks5000
DS90CF364AMTDXTSSOP48StatusFull productionN/AN/A 1K+$3.50reel
of
1000
NS2ZXYTT
DS90CF364AMTD
BBBBB
4-9 weeks10000
DS90CF364A MDAUnpackaged DieCustomN/AN/A   tray
of
N/A
-
N/A0
DS90CF364A MWAWaferCustomN/AN/A   wafer jar
of
N/A
-
N/A0

General Description

The DS90CF384A receiver converts the four LVDS data streams (Up to 1.8 Gbps throughput or 227 Megabytes/sec bandwidth) back into parallel 28 bits of CMOS/TTL data (24 bits of RGB and 4 bits of Hsync, Vsync, DE and CNTL). Also available is the DS90CF364A that converts the three LVDS data streams (Up to 1.3 Gbps throughput or 170 Megabytes/sec bandwidth) back into parallel 21 bits of CMOS/TTL data (18 bits of RGB and 3 bits of Hsync, Vsync and DE). Both Receivers' outputs are Falling edge strobe. A Rising edge or Falling edge strobe transmitter (DS90C383A/DS90C363A) will interoperate with a Falling edge strobe Receiver without any translation logic.

The DS90CF384A / DS90CF364A devices are enhanced over prior generation receivers and provided a wider data valid time on the receiver output.

The DS90CF384A is also offered in a 64 ball, 0.8mm fine pitch ball grid array (FBGA) package which provides a 44 % reduction in PCB footprint compared to the 56L TSSOP package.

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

Features

  • 20 to 65 MHz shift clock support
  • 50% duty cycle on receiver output clock
  • Best-in-Class Set & Hold Times on RxOUTPUTs
  • Rx power consumption <142 mW (typ) @65MHz Grayscale
  • Rx Power-down mode <200µW (max)
  • ESD rating >7 kV (HBM), >700V (EIAJ)
  • Supports VGA, SVGA, XGA and Dual Pixel SXGA.
  • PLL requires no external components
  • Compatible with TIA/EIA-644 LVDS standard
  • Low profile 56-lead or 48-lead TSSOP package
  • DS90CF384A is also available in a 64 ball, 0.8mm fine pitch ball grid array (FBGA) package

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90CF364A MDACS3509200003000001284821603
DS90CF364A MWACS3509200003000001284821603
DS90CF364AMTDCS3509200003000001284821603
DS90CF364AMTDXCS3509200003000001284821603

For more information on Reliablitity Metrics, please click here.


[Information as of 15-Jan-2004]