DS90CR284 Product Folder |
|---|
| |||||||||
|---|---|---|---|---|---|---|---|---|---|
| General Description |
Features | Datasheet | Package & Models |
Samples & Pricing |
Reliability Metrics |
|
| Title | Size in Kbytes | Date | View Online |
Download |
Receive via Email |
|---|---|---|---|---|---|
| DS90CR283 DS90CR284 28-Bit Channel Link-66 MHz | 274 Kbytes | 16-Jul-01 | View Online | Download | Receive via Email |
| DS90CR283 DS90CR284 28-Bit Channel Link-66 MHz (JAPANESE) |
196 Kbytes |
|
If you have trouble printing or viewing PDF file(s), see Printing Problems. |
| Part Number | Package | Status | Models | Samples & Electronic Orders | Budgetary Pricing | Std Pack Size | Package Marking | |||||
| Type | Pins | MSL/Lead-Free Availability | Lead Time | Qty | SPICE | IBIS | Qty | $US each | ||||
| DS90CR284MTD | TSSOP | 56 | Status | Full production | N/A | N/A | 1K+ | $6.70 | rail of 34 | NSUZXYTT DS90CR284MTD BBBBB | ||
| 3-5 weeks | 1000 | |||||||||||
| DS90CR284MTDX | TSSOP | 56 | Status | Full production | N/A | N/A | 1K+ | $6.70 | reel of 1000 | NSUZXYTT DS90CR284MTD BBBBB | ||
| 3-5 weeks | 3000 | |||||||||||
| DS90CR284 MDC | Unpackaged Die | Full production | N/A | N/A | tray of N/A | - | ||||||
| N/A | 0 | |||||||||||
| DS90CR284 MWC | Wafer | Full production | N/A | N/A | wafer jar of N/A | - | ||||||
| N/A | 0 | |||||||||||
The DS90CR283 transmitter converts 28 bits of CMOS/TTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CR284 receiver converts the LVDS data streams back into 28 bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 28 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.848 Gbit/s (231 Mbytes/s). The multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 28-bit wide data bus and one clock, up to 58 conductors are required. With the Channel Link chipset as few as 11 conductors (4 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor. The 28 CMOS/TTL inputs can support a variety of signal combinations. For example, 7 4-bit nibbles or 3 9-bit (byte + parity) and 1 control. |
|
| Part Number | Process | Early Failure Rate - Rejects | Sample Size (EFR) | PPM * | Rel. Rejects | Device Hours | Long Term Failure Rates (FITS) | MTTF |
|---|---|---|---|---|---|---|---|---|
| DS90CR284 MDC | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| DS90CR284 MWC | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| DS90CR284MTD | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
| DS90CR284MTDX | CS080 | 13 | 22200 | 586 | 0 | 1346000 | 90 | 11224278 |
Website Guide About "Cookies" National is QS 9000 Certified Privacy/Security Statement Contact Us/Feedback Site Terms & Conditions of Use Copyright 2003© National Semiconductor Corporation |