HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Channel Link > DS90CR288

DS90CR288  Product Folder

+3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link Receiver - 75 MHz
  

See Also:
  
DS90CR288A - 85 MHZ TRANSMIT CLOCK FREQUENCY
Generic P/N 90CR288
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics

Parametric Table Parametric Table
Temperature Min (deg C) -10 
Temperature Max (deg C) 70 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage
Data Rate (Mbps) 2100 
Operating Frequency (MHz) 75 
Compression Ratio 4:28 
Function Receiver 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS90CR288 +3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link Receiver - 75 MHz 229 Kbytes 14-May-02 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS90CR288MTDTSSOP56StatusFull productionN/A90cr288.ibsSamples
Buy Now
1K+$7.10rail
of
34
NS2ZXYTT
DS90CR288MTD
BBBBB
3-6 weeks200
DS90CR288MTDXTSSOP56StatusFull productionN/AN/A 
Buy Now
1K+$7.10reel
of
1000
NS2ZXYTT
DS90CR288MTD
BBBBB
4-8 weeks5000

General Description

The DS90CR287 (see DS90CR287/288A datasheet) transmitter converts 28 bits of CMOS/TTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CR288 receiver converts the four LVDS data streams back into 28 bits of CMOS/TTL data. At a transmit clock frequency of 75 MHz, 28 bits of TTL data are transmitted at a rate of 525 Mbps per LVDS data channel. Using a 75 MHz clock, the data throughput is 2.10 Gbit/s (262.5 Mbytes/sec).

Complete specifications for the DS90CR287 are located in the DS90CR287/DS90CR288A datasheet. The DS90CR287 supports clock rates from 20 to 85 MHz.

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high-speed TTL interfaces.

Features

  • 20 to 75 MHz shift clock support
  • 50% duty cycle on receiver output clock
  • Best-in-Class Set & Hold Times on TxINPUTs and RxOUTPUTs
  • Low power consumption
  • Tx + Rx Powerdown mode <400µW (max)
  • ±1V common-mode range (around +1.2V)
  • Narrow bus reduces cable size and cost
  • Up to 2.10 Gbps throughput
  • Up to 262.5 Mbytes/sec bandwidth
  • 345 mV (typ) swing LVDS devices for low EMI
  • PLL requires no external components
  • Rising edge data strobe
  • Compatible with TIA/EIA-644 LVDS standard
  • Low profile 56-lead TSSOP package

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS90CR288MTDCS3509200003000001284821603
DS90CR288MTDXCS3509200003000001284821603

For more information on Reliablitity Metrics, please click here.


[Information as of 15-Jan-2004]