HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > SCAN LVDS Circuits > SCAN921025

SCAN921025  Product Folder

30MHz - 80MHz 10-Bit Serializer with IEEE 1149.1 Test Access
Generic P/N 921025
General
Description
Features Datasheet Package
& Models
Samples
& Pricing

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage
Function Serializer 
Channels (Channels)
Data Rate (Mbps) 800 
Total Throughput (Mbps) 800 
JTAG (IEEE1149.1) or BIST Yes 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
SCAN921025 and SCAN921226 30-80 MHz 10 Bit Bus LVDS Serializer and Deserializer with IEEE 1149.1 (JTAG) and at-speed BIST 474 Kbytes 7-Dec-01 View Online Download Receive via Email
SCAN921025 and SCAN921226 30-80 MHz 10 Bit Bus LVDS Serializer and Deserializer with IEEE 1149.1 (JTAG) and at-speed BIST (JAPANESE)
348 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
SCAN921025SLCFBGA49StatusFull productionN/Ascan1025.ibs 
Buy Now
1K+$6.60tray
of
416
NSUZXYTT
SCAN921025
SLC
2 weeks0
SCAN921025SLCXFBGA49StatusFull productionN/Ascan1025.ibs 1K+$6.60reel
of
2000
NSUZXYTT
SCAN921025
SLC
6 weeks0

General Description

The SCAN921025 transforms a 10-bit wide parallel LVCMOS/LVTTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The SCAN921226 receives the Bus LVDS serial data stream and transforms it back into a 10-bit wide parallel data bus and recovers parallel clock.

Both devices are compliant with IEEE 1149.1 Standard for Boundary Scan Test. IEEE 1149.1 features provide the design or test engineer access via a standard Test Access Port (TAP) to the backplane or cable interconnects and the ability to verify differential signal integrity. The pair of devices also features an at-speed BIST mode which allows the interconnects between the Serializer and Deserializer to be verified at-speed.

The SCAN921025 transmits data over backplanes or cable. The single differential pair data path makes PCB design easier. In addition, the reduced cable, PCB trace count, and connector size tremendously reduce cost. Since one output transmits clock and data bits serially, it eliminates clock-to-data and data-to-data skew. The powerdown pin saves power by reducing supply current when not using either device. Upon power up of the Serializer, you can choose to activate synchronization mode or allow the Deserializer to use the synchronization-to-random-data feature. By using the synchronization mode, the Deserializer will establish lock to a signal within specified lock times. In addition, the embedded clock guarantees a transition on the bus every 12-bit cycle. This eliminates transmission errors due to charged cable conditions. Furthermore, you may put the SCAN921025 output pins into TRI-STATE to achieve a high impedance state. The PLL can lock to frequencies between 30 MHz and 80 MHz.

Features

  • IEEE 1149.1 (JTAG) Compliant and At-Speed BIST test mode.
  • Clock recovery from PLL lock to random data patterns.
  • Guaranteed transition every data transfer cycle
  • Chipset (Tx + Rx) power consumption < 600 mW (typ) @ 80 MHz
  • Single differential pair eliminates multi-channel skew
  • 800 Mbps serial Bus LVDS data rate (at 80 MHz clock)
  • 10-bit parallel interface for 1 byte data plus 2 control bits
  • Synchronization mode and LOCK indicator
  • Programmable edge trigger on clock
  • High impedance on receiver inputs when power is off
  • Bus LVDS serial output rated for 27 load
  • Small 49-lead BGA package
[Information as of 15-Jan-2004]