HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Military/Aerospace > Logic > MILSCAN > SCANPSC110F

SCANPSC110F  Product Folder

SCAN Bridge Hierarchical and Multidrop Addressable JTAG Port (IEEE1149.1 System Test Support)
Generic P/N 110F
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Application
Notes

Parametric Table Parametric Table
Temperature Min (deg C) -55 
Temperature Max (deg C) 125 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
SCANPSC110F SCAN Bridge Hierarchical and Multidrop Addressable JTAG Port (IEEE1149.1 System Test Support) 495 Kbytes 11-Dec-03 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
SCANPSC110FLMQBLCC28StatusFull productionN/AN/A 
Buy Now
250+$32.90tray
of
25
NSZSSXXYYA
SCANPSC110F
LMQB 27014
Q >
10-12 weeks500
SCANPSC110FFMQBCERPACK28StatusFull productionN/AN/A 250+$31.30rail
of
14
NSZSSXXYYA>
SCANPSC110FFMQB
27014 Q
10-12 weeks500

Obsolete Parts

Obsolete PartAlternate Part or SupplierSourceLast Time Buy Date
SCANPSC110FDM
SCANPSC110FDMQB
NATIONAL SEMICONDUCTOR
03/05/2002
SCANPSC110FDMQB
SCANPSC110FFMQB
NATIONAL SEMICONDUCTOR
09/02/2003

General Description

The SCANPSC110F Bridge extends the IEEE Std. 1149.1 test bus into a multidrop test bus environment. The advantage of a hierarchical approach over a single serial scan chain is improved test throughput and the ability to remove a board from the system and retain test access to the remaining modules. Each SCANPSC110F Bridge supports up to 3 local scan rings which can be accessed individually or combined serially. Addressing is accomplished by loading the instruction register with a value matching that of the Slot inputs. Backplane and inter-board testing can easily be accomplished by parking the local TAP Controllers in one of the stable TAP Controller states via a Park instruction. The 32-bit TCK counter enables built in self test operations to be performed on one port while other scan chains are simultaneously tested.

Features

  • True IEEE1149.1 hierarchical and multidrop addressable capability
  • The 6 slot inputs support up to 59 unique addresses, a Broadcast Address, and 4 Multi-cast Group Addresses
  • 3 IEEE 1149.1-compatible configurable local scan ports
  • Mode Register allows local TAPs to be bypassed, selected for insertion into the scan chain individually, or serially in groups of two or three
  • 32-bit TCK counter
  • 16-bit LFSR Signature Compactor
  • Local TAPs can be tri-stated via the OE# input to allow an alternate test master to take control of the local TAPs

Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]