HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Bus LVDS Serializer / Deserializer Devices > DS92LV1021

DS92LV1021  Product Folder

16 MHz - 40 MHz 10-Bit Serializer
  

See Also:
  
DS92LV1023 - 40-66 MHz Operating range
     DS92LV8028 - Integrates 8 10-bit serializers into a single chip
     DS92LV1021A - Improvements to DS92LV1021, use for all new designs
Generic P/N 92LV1021
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics
Application
Notes

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage
Function Serializer 
Data Rate (Mbps) 400 
Data Bits () 10 
Compression Ratio 10:1 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS92LV1021 and DS92LV1210 16-40 MHz 10 Bit Bus LVDS Serializer and Deserializer 382 Kbytes 6-Dec-02 View Online Download Receive via Email
DS92LV1021 and DS92LV1210 16-40 MHz 10 Bit Bus LVDS Serializer and Deserializer (JAPANESE)
359 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
BLVDS03evaluation boardPreliminaryN/AN/A 1+$299.001-
12 weeks0
DS92LV1021TMSASSOP-EIAJ28StatusNot recommended for new designs
(as of 6-Dec-02)
N/Ads92lv1021tmsa.ibs 
Buy Now
1K+$7.35rail
of
47
NS2ZXYTT
DS92LV1021T
MSA
3-8 weeks3000
DS92LV1021TMSAXSSOP-EIAJ28StatusNot recommended for new designs
(as of 6-Dec-02)
N/AN/A 1K+$7.35reel
of
2000
NS2ZXYTT
DS92LV1021T
MSA
3-8 weeks15000
DS92LV1021 MDCUnpackaged DieFull productionN/AN/A   tray
of
N/A
-
N/A0

General Description

The DS92LV1021 transforms a 10-bit wide parallel CMOS/TTL data bus into a single high speed Bus LVDS serial data stream with embedded clock. The DS92LV1210 receives the Bus LVDS serial data stream and transforms it back into a 10-bit wide parallel data bus and separates clock. The DS92LV1021 may transmit data over heavily loaded backplanes or 10 meters of cable. The reduced cable, PCB trace count and connector size saves cost and makes PCB design layout easier. Clock-to-data and data-to-data skew are eliminated since one output will transmit both clock and all data bits serially. The powerdown pin is used to save power, by reducing supply current when either device is not in use. The Serializer has a synchronization mode that should be activated upon power-up of the device. The Deserializer will establish lock to this signal within 1024 cycles, and will flag Lock status. The embedded clock guarantees a transition on the bus every 12-bit cycle; eliminating transmission errors due to charged cable conditions. The DS92LV1021 output pins may be TRI-STATE ® to achieve a high impedance state. The PLL can lock to frequencies between 16 MHz and 40 MHz.

Features

  • Guaranteed transition every data transfer cycle
  • Single differential pair eliminates multi-channel skew
  • Flow-through pinout for easy PCB layout
  • 400 Mbps serial Bus LVDS bandwidth (at 40 MHz clock)
  • 10-bit parallel interface for 1 byte data plus 2 control bits
  • Synchronization mode and LOCK indicator
  • Programmable edge trigger on clock
  • High impedance on receiver inputs when power is off
  • Bus LVDS serial output rated for 27 load
  • Small 28-lead SSOP package-MSA

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS92LV1021 MDCCS3509200003000001284821603
DS92LV1021TMSACS3509200003000001284821603
DS92LV1021TMSAXCS3509200003000001284821603

For more information on Reliablitity Metrics, please click here.


Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email
AN-1115: Application Note 1115 DS92LV010A Bus LVDS Transceiver Ushers in a New Era of High-Performance Backplane Design 110 Kbytes 24-Aug-98 View Online Download Receive via Email
AN-1238: Application Note 1238 Wide Bus Applications Using Parallel BLVDS SerDes Devices 64 Kbytes 12-Jun-02 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]