HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Bus LVDS Serializer / Deserializer Devices > DS92LV1260

DS92LV1260  Product Folder

six 1 to 10 deserializers
  

See Also:
  
SCAN921260 - DS92LV1260 with JTAG Boundary Scan and at-speed LVDS test
Generic P/N 92LV1260
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Application
Notes

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage
Function Deserializer 
Data Rate (Mbps) 2400 
Data Bits () 60 
Compression Ratio 1:10 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS92LV1260 Six Channel 10 Bit BLVDS Deserializer 366 Kbytes 6-Aug-03 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS92LV1260TUJBLBGA196StatusFull productionN/AN/A24 Hour Samples
Buy Now
1K+$22.50tray
of
119
NSUZXYYTT
DS92LV1260T
UJB
BBBBB
3-5 weeks1000

General Description

The DS92LV1260 integrates six deserializer devices into a single chip. The chip uses a 0.25u CMOS process technology. The DS92LV1260 can simultaneously deserialize up to six data streams that have been serialized by the National Semiconductor DS92LV1021 or DS92LV1023 Bus LVDS serializers. The device also includes a seventh serial input channel that serves as a redundant input.

Each deserializer block in the DS92LV1260 operates independently with its own clock recovery circuitry and lock-detect signaling.

The DS92LV1260 uses a single +3.3V power supply with a typical power dissipation of 1.2W at 3.3V with a PRBS-15 pattern. Refer to the Connection Diagrams for packaging information.

Features

  • Deserializes one to six BusLVDS input serial data streams with embedded clocks
  • Seven selectable serial inputs to support n+1 redundancy of deserialized streams
  • Seventh channel has single pin monitor output that reflects input from seventh channel input
  • Parallel clock rate up to 40MHz
  • On chip filtering for PLL
  • Absolute maximum worst case power dissipation = 1.9W at 3.6V
  • High impedance inputs upon power off (Vcc = 0V)
  • Single power supply at +3.3V
  • 196-pin LBGA package (Low-profile Ball Grid Array) package
  • Industrial temperature range operation: -40°C to +85°C

Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email
AN-1217: Application Note 1217 How to Validate BLVDS SER/DES Signal Integrity Using an Eye Mask 339 Kbytes 30-May-02 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]