HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

DS92LV1212  Product Folder

16 MHz - 40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery
[Not recommended for new designs]
  

See Also:
  
DS92LV1212A - Improved part recommended for new designs
     DS92LV1224 - 40-66 MHz operating range
     DS92LV1260 - Integrates six 1:10 deserializer channels into a single chip
     SCAN921224 - DS92LV1224 with JTAG boundary SCAN and at-speed LVDS test
     SCAN921226 - Increased operating frequency to 80 MHz
Generic P/N 92LV1212
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Reliability
Metrics
Application
Notes

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS92LV1212 16-40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery 316 Kbytes 20-May-99 View Online Download Receive via Email
DS92LV1212 16-40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery (JAPANESE)
286 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS92LV1212TMSASSOP-EIAJ28StatusNot recommended for new designs
(as of 24-Jul-00)
N/AN/A 
Buy Now
1K+$7.35rail
of
47
NS2ZXYTT
DS92LV1212T
MSA
3-6 weeks50000
DS92LV1212TMSAXSSOP-EIAJ28StatusNot recommended for new designs
(as of 24-Jul-00)
N/AN/A 1K+$7.35reel
of
2000
NS2ZXYTT
DS92LV1212T
MSA
3-6 weeks50000

General Description

The DS92LV1212 is an upgrade of the DS92LV1210. It maintains all of the features of the DS92LV1210 with the additional capability of locking to the incoming data stream without the need of SYNC patterns. This makes the DS92LV1212 useful in applications where the Deserializer must be operated "open-loop"-without a feedback path from the Deserializer to the Serializer. The DS92LV1212 is designed to be used with the DS92LV1021 Bus LVDS Serializer. The DS92LV1212 receives a Bus LVDS serial data stream and transforms it into a 10-bit wide parallel data bus and separate clock. The reduced cable, PCB trace count and connector size saves cost and makes PCB layout easier. Clock-to-data and data-to-data skews are eliminated since one input receives both clock and data bits serially. The powerdown pin is used to save power by reducing the supply current when the device is not in use. The Deserializer will establish lock to a synchronization pattern within specified lock times but it can also lock to a data stream without SYNC patterns.

Features

  • Clock recovery without SYNC patterns-random lock
  • Guaranteed transition every data transfer cycle
  • Chipset (Tx + Rx) power consumption < 300mW (typ) @ 40MHz
  • Single differential pair eliminates multi-channel skew
  • 400 Mbps serial Bus LVDS bandwidth (at 40 MHz clock)
  • 10-bit parallel interface for 1 byte data plus 2 control bits or UTOPIA I Interface
  • Synchronization mode and LOCK indicator
  • Flow-through pinout for easy PCB layout
  • High impedance on receiver inputs when power is off
  • Programmable edge trigger on clock
  • Footprint compatible with DS92LV1210
  • Small 28-lead SSOP package-MSA

Reliability Metrics

Part Number Process Early Failure Rate - Rejects Sample Size (EFR) PPM * Rel. Rejects Device Hours Long Term Failure Rates (FITS) MTTF
DS92LV1212TMSACS3509200003000001284821603
DS92LV1212TMSAXCS3509200003000001284821603

For more information on Reliablitity Metrics, please click here.


Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email
AN-1217: Application Note 1217 How to Validate BLVDS SER/DES Signal Integrity Using an Eye Mask 339 Kbytes 30-May-02 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]