HOME HOME SELECT DESIGN BUY EXPLORE About Us Support My Profile Search

 Products > Analog - Interface > LVDS Circuits > Bus LVDS Serializer / Deserializer Devices > DS92LV1212A

DS92LV1212A  Product Folder

16 MHz - 40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery
  

See Also:
  
DS92LV1224 - 40 - 66 MHz operating frequency range
     DS92LV1260 - Integrates six 1:10 deserializer channels into a single chip
     SCAN921224 - DS92LV1224 with JTAG boundary SCAN and at-speed LVDS test
     SCAN921226 - Increased operating range to 80 MHz
Generic P/N 92LV1212A
General
Description
Features Datasheet Package
& Models
Samples
& Pricing
Application
Notes

Parametric Table Parametric Table
Temperature Min (deg C) -40 
Temperature Max (deg C) 85 
Supply Voltage (Volt) 3.30 
OtherSupply Voltage
Function Deserializer 
Data Rate (Mbps) 400 
Data Bits () 10 
Compression Ratio 1:10 

Datasheet

TitleSize in KbytesDate
View Online

Download

Receive via Email
DS92LV1212A 16-40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery 366 Kbytes 17-Nov-00 View Online Download Receive via Email
DS92LV1212A 16-40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery (JAPANESE)
546 Kbytes   View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

Package Availability, Models, Samples & Pricing

Part NumberPackageStatusModelsSamples &
Electronic
Orders
Budgetary PricingStd
Pack
Size
Package
Marking
TypePinsMSL/Lead-Free AvailabilityLead
Time
QtySPICEIBISQty$US each
DS92LV1212AMSASSOP-EIAJ28StatusFull productionN/Ads92lv1212a.ibs24 Hour Samples
Buy Now
1K+$5.00rail
of
47
NSUZXYTT
DS92LV1212A
MSA
5-8 weeks50000
DS92LV1212AMSAXSSOP-EIAJ28StatusFull productionN/AN/A 
Buy Now
1K+$5.00reel
of
2000
NSUZXYTT
DS92LV1212A
MSA
5-8 weeks50000

General Description

The DS92LV1212A is an upgrade of the DS92LV1212. It maintains all of the features of the DS92LV1212. The DS92LV1212A is designed to be used with the DS92LV1021 Bus LVDS Serializer. The DS92LV1212A receives a Bus LVDS serial data stream and transforms it into a 10-bit wide parallel data bus and separate clock. The reduced cable, PCB trace count and connector size saves cost and makes PCB layout easier. Clock-to-data and data-to-data skews are eliminated since one input receives both clock and data bits serially. The powerdown pin is used to save power by reducing the supply current when the device is not in use. The Deserializer will establish lock to a synchronization pattern within specified lock times but it can also lock to a data stream without SYNC patterns.

Features

  • Clock recovery without SYNC patterns-random lock
  • Guaranteed transition every data transfer cycle
  • Chipset (Tx + Rx) power consumption < 300mW (typ) @ 40MHz
  • Single differential pair eliminates multi-channel skew
  • 400 Mbps serial Bus LVDS bandwidth (at 40 MHz clock)
  • 10-bit parallel interface for 1 byte data plus 2 control bits or UTOPIA I Interface
  • Synchronization mode and LOCK indicator
  • Flow-through pinout for easy PCB layout
  • High impedance on receiver inputs when power is off
  • Programmable edge trigger on clock
  • Footprint compatible with DS92LV1210
  • Small 28-lead SSOP package-MSA

Application Notes

TitleSize in KbytesDate
View Online

Download

Receive via Email
AN-1217: Application Note 1217 How to Validate BLVDS SER/DES Signal Integrity Using an Eye Mask 339 Kbytes 30-May-02 View Online Download Receive via Email
AN-1238: Application Note 1238 Wide Bus Applications Using Parallel BLVDS SerDes Devices 64 Kbytes 12-Jun-02 View Online Download Receive via Email

If you have trouble printing or viewing PDF file(s), see Printing Problems.

[Information as of 15-Jan-2004]